Renesas R8C/15 Technical Information Seite 273

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 279
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 272
C - 6
REVISION HISTORY R8C/14 Group, R8C/15 Group Hardware
2.00 Jan 12, 2006 32 Table 6.2 Setting Procedure of Voltage Monitor 1 Reset Associated Bit
revised
33 Table 6.3 Setting Procedure of Voltage Monitor 2 Interrupt and Voltage
Monitor 2 Reset Associated Bit revised
37 Table 8.2 Bus Cycles for Access Space of the R8C/15 Group added,
Table 8.3 Access Unit and Bus Operation;
“SFR”
“SFR, Data flash”,
“ROM/RAM”
“ROM (Program ROM), RAM” revised
38 Table 9.1 Specification of Clock Generation Circuit NOTE2 deleted
39 Figure 9.1 Clock Generation Circuit revised
40 Figure 9.2 CM0 Register NOTE2 revised
42 Figure 9.4 OCD Register NOTES 3, 4 revised
43 Figure 9.5 HRA0 Register NOTE2 revised
45 9.1 Main Clock;
“After reset, ...”
“During reset and after reset, ...” revised
46 9.2.1 Low-Speed On-Chip Oscillator Clock;
“The application ... to accommodate the frequency range.”
“The application ... for the frequency change.”
47 9.3.2 CPU Clock;
“When changing the clock source ... the OCD2 bit.” deleted
48 9.4.1 Normal Operating Mode;
“... into three modes”
“... into four modes” revised
Table 9.2 Setting and Mode of Clock Associated Bit revised
49 9.4.1.1 High-Speed Mode, 9.4.1.2 Medium-Speed Mode;
“Set the CM06 bit to “1” ... on-chip oscillator mode.” deleted
9.4.1.3 High-Speed, Low-Speed On-Chip Oscillator Mode;
“9.4.1.3 On-Chip Oscillator Mode”
“9.4.1.3 High-Speed, Low-Speed
On-Chip Oscillator Mode” revised,
“Set the CM06 bit to “1” ... high-speed and medium-speed.” deleted
52 Figure 9.8 State Transition to Stop and Wait Modes;
“Figure 9.8 State Transition to Stop and Wait Modes”
“Figure 9.8
State Transition of Power Control” revised
Figure 9.9 State Transition in Normal Operating Mode deleted
53 9.5.1 How to Use Oscillation Stop Detection Function;
This function cannot ... is 2 MHz or below. ...”
This function cannot ... is below 2 MHz. ...” revised
54 Figure 9.9 Procedure of Switching Clock Source From Low-Speed On-
Chip Oscillator to Main Clock revised
55 Figure 10.1 PRCR Register “00XXX000b”
”00h” revised
68
Figure 11.10 Judgement Circuit of Interrupts Priority Level NOTE1 deleted
69 Figure 11.11 INTEN and INT0F Registers;
INT0F Register “XXXXX000b”
”00h” revised
Rev. Date
Description
Page Summary
Seitenansicht 272

Kommentare zu diesen Handbüchern

Keine Kommentare