
R8C/14 Group, R8C/15 Group 13. Timers
Rev.2.10 Jan 19, 2006 Page 118 of 253
REJ09B0164-0210
Figure 13.27 TCC0 Register
Timer C Control Register 0
Symbol Address After Reset
TCC0
009Ah 00h
Bit Symbol Bit Name Function RW
INT3
____
Interrupt / Capture Polarity
Select Bit
(1, 2)
INT3
____
Interrupt / Capture Input 0 : INT3
____
Interrupt is generated
Bit
(2, 3)
synchronizing with Timer C count source
1 : INT3
____
Interrupt is generated w hen
INT3
____
interrupt is input
(4)
INT3
____
Interrupt / Capture Input 0 : INT3
____
Sw itch Bit
(1, 2)
1 : fRING128
NOTES :
1.
2.
3.
4.
b4 b3
0 0 : Rising edge
0 1 : Falling edge
1 0 : Both edges
1 1 : Do not set
RWTCC06
RW
TCC04 RW
TCC03
Set to “0”
b7 b6 b5 b4
0
b3 b2 b1 b0
TCC01 RW
Timer C Count Start Bit 0 : Stops counting
1 : Starts counting
Timer C Count Source Select Bit
(1)
b2 b1
0 0 : f1
0 1 : f8
1 0 : f32
1 1 : fRING-fast
TCC02 RW
TCC00 RW
When using the INT3
____
filter, the INT3
____
interrupt is generated synchronizing with the clock for the digital filter.
RW
Change this bit when the TCC00 bit is set to “0” (count stop).
The IR bit in the INT3IC register may be set to “1” (requests interrupt) w hen the TCC03, TCC04, TCC06 and TCC07
bits are rew ritten. Refer to
20.2.5 Changing Interrupt Factor.
RW
Reserved Bit—
(b5)
TCC07
When the TCC13 bit is set to “1” (output compare mode) and INT3
____
interrupt is input, regardless of the
setting value of the TCC06 bit, an interrupt request is generated.
Kommentare zu diesen Handbüchern