
R8C/14 Group, R8C/15 Group 15. Clock Synchronous Serial I/O with Chip Select (SSU)
Rev.2.10 Jan 19, 2006 Page 145 of 253
REJ09B0164-0210
Figure 15.5 SSER Register
SS Enable Register
(1)
Symbol Address After Reset
SSER
00BBh 00h
Bit Symbol Bit Name Function RW
NOTES :
1.
b0b3 b2 b1b7 b6 b5 b4
CEIE RW
RW
RW
—
Conflict Error Interrupt Enable Bit 0 : Disables conflict error interrupt request
1 : Enables conflict error interrupt request
—
(b2-b1)
Nothing is assigned. When write, set to “0”.
When read, its content is “0”.
0 : Disables transmit data empty interrupt
request
1 : Enables transmit data empty interrupt
request
0 : Disables transmit end interrupt request
1 : Enables transmit end interrupt request
RW
RE
TE
TEIE
Transmit End Interrupt Enable Bit
RW
RIE
Refer to
20.6.1 Access Registers Associated with SSU
for accessing registers associated with SSU.
RW
Receive Enable Bit 0 : Disables receive
1 : Enables receive
Transmit Enable Bit 0 : Disables transmit
1 : Enables transmit
0 : Disables receive data full and overrun
error interrupt request
1 : Enables receive data full and overrun
error interrupt request
Receive Interrupt Enable Bit
TIE
Transmit Interrupt Enable Bit
Kommentare zu diesen Handbüchern