Renesas PCA7401 Technical Information Seite 36

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 97
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 35
MITSUBISHI MICROCOMPUTERS
M37270MF-XXXSP
M37270EF-XXXSP, M37270EFSP
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER with CLOSED CAPTION DECODER
and ON-SCREEN DISPLAY CONTROLLER
33
Fig. 30. Structure of clock run-in register 1
Fig. 33. Structure of clock run-in detect registers 1and 3
Fig. 32. Window setting
Fig. 31. Structure of clock run-in register 3
For the main data slice line, the count value of pulses in the window
is stored in clock run-in register 1 (address 00E6
16; refer to Figure
30). For the sub-data slice line, the count value of pulses in the window
is stored in clock run-in register 3 (address 0209
16; refer to Figure
29). When this count value is 4 to 6, it is determined as a clock run-in.
Accordingly, set the count value so that the window may start after
the first pulse of the clock run-in (refer to Figure 32).
The contents to be set in the window register are written at a falling
of the horizontal synchronizing signal. For this reason, even if an
instruction for setting is executed, the contents of the register cannot
be rewritten until a falling of the horizontal synchronizing signal.
For the main data slice line, reference clock is counted in the period
from a falling of the clock pulse set in bits 0 to 2 of the clock run-in
detect register 2 (address 00E9
16) to the next falling. The count value
is stored in bits 3 to 7 of the clock run-in detect register 1 (address
00E8
16) (When the count value exceeds “1F16,” “1F16” is held). For
the sub-data slice line, the count value is stored in bits 3 to 7 of the
clock run-in detect register 3 (address 0208
16). Read out these bits
after the occurence of a data slicer interrupt (refer to (11) Interrupt
Request Generating Circuit).
Figure 33 shows the structure of clock run-in detect registers 1 and
3.
7
Clock run-in count value of sub-data
slice line
Clock run-in register 3
(CR3 : address 0209
16
)
Data latch completion flag for caption data in
sub-data slice line
0: Data is not latched yet
1: Data is latched
Data slice line selection bit for interrupt
request
0: Main data slice line
1: Sub-data slice line
Interrupt mode selection bit
0: Interrupt occurs at end of data slice line
1: Interrupt occurs at completion of caption
data latch
When the count value
in the window is 4 to 6,
this is determined as a
clock run-in.
Horizontal
synchronizing
signal
Composite
video signal
Window
Clock run-in
Start bit data +
16-bit data
Time to be set in the
window register
Time to be set in
the start bit position
register
70
Number of reference clocks to
be counted in one clock run-in
pulse period
Clock run-in detect registers 1, 3
( CRD1 : address 00E8
16)
( CRD3 : address 020816)
Test bits : read-only
70
Clock run-in count value of
main-data slice line
Clock run-in register 1
(CR1 : address 00E6
16)
Fix these bits to “0101
2
0101
0
Seitenansicht 35
1 2 ... 31 32 33 34 35 36 37 38 39 40 41 ... 96 97

Kommentare zu diesen Handbüchern

Keine Kommentare