Renesas SH7641 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Renesas SH7641 herunter. Renesas SH7641 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 103
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Revision Date: Se
p
. 14
,
2005
32
Hardware Manual
Renesas 32-Bit RISC Microcomputer
SuperH™ RISC engine Family / SH7641 Series
SH7641 HD6417641
Rev.4.00
REJ09B0023-0400
SH7641
The revision list can be viewed directly by 
clicking the title page.
The revision list summarizes the locations of 
revisions and additions. Details should always 
be checked by referring to the relevant text.
Seitenansicht 0
1 2 3 4 5 6 ... 102 103

Inhaltsverzeichnis

Seite 1

Revision Date: Sep. 14, 200532 Hardware Manual Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7641 Series SH7641 HD6417

Seite 2

Rev. 4.00 Sep. 14, 2005 Page x of l Abbreviations ADC Analog to digital converter ALU Arithmetic logic unit bpp bits per pixel bps bits per seco

Seite 3

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 50 of 982 REJ09B0023-0400 Addressing Mode Instruction Format Effective Address Calculation Method C

Seite 4

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 950 of 982 REJ09B0023-0400 TrcTrc Tr c Tr cTrrTpwTptCSD1tAD1tAD1tRWD1tRWD1tRW

Seite 5

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 951 of 982 REJ09B0023-0400 Trc Trc Trc Tmw TdeTrrTrrTpwTp TrctCSD1tAD1tA

Seite 6

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 952 of 982 REJ09B0023-0400 Tr Tc Tnop Trw1 TapTapTdeTd1TcTrtAD3tAD3CKIOA25 to

Seite 7

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 953 of 982 REJ09B0023-0400 Trc Trc Tr cTrrTpwTp(Hi-Z)*3tAD3tAD3tCSD2tCSD

Seite 8

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 954 of 982 REJ09B0023-0400 25.3.8 Peripheral Module Signal Timing Table 25.9

Seite 9

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 955 of 982 REJ09B0023-0400 tScyc tTXDSCKTxD (data transmission)RxD (data

Seite 10

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 956 of 982 REJ09B0023-0400 25.3.9 Multi Function Timer Pulse Unit Timing Tab

Seite 11

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 957 of 982 REJ09B0023-0400 25.3.10 POE Module Signal Timing Table 25.11

Seite 12

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 958 of 982 REJ09B0023-0400 25.3.11 I2C Module Signal Timing Table 25.12 I2C

Seite 13

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 959 of 982 REJ09B0023-0400 SCLVIHVILtSTAHtBUFP* S*tSFtSRtSCLtSDAHtSCLHtS

Seite 14

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 51 of 982 REJ09B0023-0400 Addressing Mode Instruction Format Effective Address Calculation Meth

Seite 15

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 960 of 982 REJ09B0023-0400 25.3.12 H-UDI Related Pin Timing Table 25.13 H-U

Seite 16

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 961 of 982 REJ09B0023-0400 tTRSTStTRSTHTRSTRESETP Figure 25.52 TRST In

Seite 17

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 962 of 982 REJ09B0023-0400 25.3.13 USB Module Signal Timing Table 25.14 USB

Seite 18

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 963 of 982 REJ09B0023-0400 25.3.14 USB Transceiver Timing Table 25.15

Seite 19

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 964 of 982 REJ09B0023-0400 25.3.15 AC Characteristics Measurement Conditions

Seite 20

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 965 of 982 REJ09B0023-0400 25.4 A/D Converter Characteristics Table 25.

Seite 21

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 966 of 982 REJ09B0023-0400

Seite 22

Appendix Rev. 4.00 Sep. 14, 2005 Page 967 of 982 REJ09B0023-0400 Appendix A. Pin States A.1 When Other Function is Selected Table A.1 Pin S

Seite 23

Appendix Rev. 4.00 Sep. 14, 2005 Page 968 of 982 REJ09B0023-0400 Reset State Power Down Mode Type Pin Name Power-On Manual Software Standby

Seite 24

Appendix Rev. 4.00 Sep. 14, 2005 Page 969 of 982 REJ09B0023-0400 Reset State Power Down Mode Type Pin Name Power-On Manual Software Sta

Seite 25

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 52 of 982 REJ09B0023-0400 X/Y Data Addressing: With DSP instructions, the X and Y data memory can be

Seite 26

Appendix Rev. 4.00 Sep. 14, 2005 Page 970 of 982 REJ09B0023-0400 [Legend] I: Input I+: Input with weak keeper I++: Input with pull-up MOS O: Out

Seite 27

Appendix Rev. 4.00 Sep. 14, 2005 Page 971 of 982 REJ09B0023-0400 A.2 When I/O Port is Selected Table A.2 Pin States in Reset State, Power D

Seite 28

Appendix Rev. 4.00 Sep. 14, 2005 Page 972 of 982 REJ09B0023-0400 B. Product Lineup Product Model Package (Code) SH7641 HD6417641BP100 (100 MHz v

Seite 29

Appendix Rev. 4.00 Sep. 14, 2005 Page 973 of 982 REJ09B0023-0400 C. Package Dimensions Package CodeJEDECJEITAP-LFBGA-1717-256––0.35 to 0.450.

Seite 30

Appendix Rev. 4.00 Sep. 14, 2005 Page 974 of 982 REJ09B0023-0400

Seite 31

Rev. 4.00 Sep. 14, 2005 Page 975 of 982 REJ09B0023-0400 Main Revisions and Additions in this Edition Item Page Revisions (See Manual for Deta

Seite 32

Rev. 4.00 Sep. 14, 2005 Page 976 of 982 REJ09B0023-0400 Item Page Revisions (See Manual for Details) Section 25 Electrical Characteristics Figure

Seite 33

Rev. 4.00 Sep. 14, 2005 Page 977 of 982 REJ09B0023-0400 Index Numerics 16-Bit/32-Bit displacement... 47 A A/D conversio

Seite 34

Rev. 4.00 Sep. 14, 2005 Page 978 of 982 REJ09B0023-0400 Direct Memory Access Controller... 405 Divider...

Seite 35

Rev. 4.00 Sep. 14, 2005 Page 979 of 982 REJ09B0023-0400 Multiply and accumulate high register ... 26 Multiply and accumulate low register..

Seite 36

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 53 of 982 REJ09B0023-0400 ALUAUR8[Ix] R4[Ax]R5[Ax]R9[Iy] R6[Ay]R7[Ay]+2 (INC)+0 (no update)+2 (I

Seite 37

Rev. 4.00 Sep. 14, 2005 Page 980 of 982 REJ09B0023-0400 ICDRS ... 487 ICDRT ...

Seite 38

Rev. 4.00 Sep. 14, 2005 Page 981 of 982 REJ09B0023-0400 USBEPDR0i ... 756 USBEPDR0o ...

Seite 39

Rev. 4.00 Sep. 14, 2005 Page 982 of 982 REJ09B0023-0400 X X/Y data addressing... 52 X/Y memory ...

Seite 40

Renesas 32-Bit RISC MicrocomputerHardware ManualSH7641Publication Date: Rev.1.00 Sep 19, 2003 Rev.4.00 S

Seite 41

Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japanhttp://www.renesas.comRefer to "http:/

Seite 43

SH7641Hardware Manual

Seite 44

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 54 of 982 REJ09B0023-0400 The R8 register is the index register (Is) for the address pointer (As). Si

Seite 45

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 55 of 982 REJ09B0023-0400 MOV.L ModAddr,Rn; Rn=ModEnd, ModStart LDC Rn,MOD; ME=ModEnd,

Seite 46

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 56 of 982 REJ09B0023-0400 An example of modulo addressing is given below. MS = H'7000; ME=H&apos

Seite 47

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 57 of 982 REJ09B0023-0400 DSP Addressing Operations: DSP addressing operations in the pipeline e

Seite 48

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 58 of 982 REJ09B0023-0400 2.4.3 CPU Instruction Formats Table 2.13 shows the instruction formats, and

Seite 49

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 59 of 982 REJ09B0023-0400 Instruction Format Source Operand Destination Operand Sample Instruct

Seite 50

Rev. 4.00 Sep. 14, 2005 Page xi of l USB Universal serial bus WDT Watch dog timer

Seite 51

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 60 of 982 REJ09B0023-0400 Instruction Format Source Operand Destination Operand Sample Instruction d

Seite 52

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 61 of 982 REJ09B0023-0400 2.4.4 DSP Instruction Formats This LSI includes new instructions for d

Seite 53

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 62 of 982 REJ09B0023-0400 Double and Single Data Transfer Instructions: The format of double data tra

Seite 54

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 63 of 982 REJ09B0023-0400 Table 2.15 Single Data Transfer Instruction Formats Type Mnemonic 1

Seite 55

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 64 of 982 REJ09B0023-0400 Table 2.16 A-Field Parallel Data Transfer Instructions NOPXMOVX.W @Ax, DxM

Seite 56

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 65 of 982 REJ09B0023-0400 Table 2.17 B-Field ALU Operation Instructions and Multiply Instructio

Seite 57

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 66 of 982 REJ09B0023-0400 Table 2.17 B-Field ALU Operation Instructions and Multiply Instructions (2

Seite 58

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 67 of 982 REJ09B0023-0400 2.5 Instruction Set 2.5.1 CPU Instruction Set The SH-1/SH-2/SH-3 compa

Seite 59

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 68 of 982 REJ09B0023-0400 Type Kinds of Instruction Op Code Function Number of Instructions 21 MU

Seite 60

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 69 of 982 REJ09B0023-0400 Type Kinds of Instruction Op Code Function Number of Instructions B

Seite 61

Rev. 4.00 Sep. 14, 2005 Page xii of l

Seite 62

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 70 of 982 REJ09B0023-0400 The instruction code, operation, and number of execution states of the CPU

Seite 63

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 71 of 982 REJ09B0023-0400 Data Transfer Instructions Table 2.19 Data Transfer Instructions Ins

Seite 64

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 72 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T Bit MOV.L Rm,

Seite 65

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 73 of 982 REJ09B0023-0400 Arithmetic Operation Instructions Table 2.20 Arithmetic Operation Ins

Seite 66

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 74 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T Bit DMULU.L R

Seite 67

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 75 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T Bit SUBV

Seite 68

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 76 of 982 REJ09B0023-0400 Shift Instructions Table 2.22 Shift Instructions Instruction Instruction

Seite 69

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 77 of 982 REJ09B0023-0400 Branch Instructions Table 2.23 Branch Instructions Instruction Inst

Seite 70

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 78 of 982 REJ09B0023-0400 System Control Instructions Table 2.24 System Control Instructions Instru

Seite 71

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 79 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T Bit LDC.

Seite 72

Rev. 4.00 Sep. 14, 2005 Page xiii of l Contents Section 1 Overview...

Seite 73

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 80 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T Bit STC R7_BA

Seite 74

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 81 of 982 REJ09B0023-0400 2.6 DSP Extended-Function Instructions 2.6.1 Introduction The newly a

Seite 75

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 82 of 982 REJ09B0023-0400 2.6.2 Added CPU System Control Instructions The new instructions in this c

Seite 76

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 83 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States T BitSTS.L

Seite 77

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 84 of 982 REJ09B0023-0400 2.6.3 Single and Double Data Transfer for DSP Data Instructions The new in

Seite 78

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 85 of 982 REJ09B0023-0400 Table 2.26 Double Data Transfer Instructions Instruction Instruction

Seite 79

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 86 of 982 REJ09B0023-0400 Table 2.27 Single Data Transfer Instructions Instruction Instruction Cod

Seite 80

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 87 of 982 REJ09B0023-0400 The correspondence between DSP data transfer operands and registers is

Seite 81

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 88 of 982 REJ09B0023-0400 2.6.4 DSP Operation Instruction Set DSP operation instructions are instruc

Seite 82

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 89 of 982 REJ09B0023-0400 Table 2.30 Correspondence between DSP Instruction Operands and Regist

Seite 83

Rev. 4.00 Sep. 14, 2005 Page xiv of l 3.1.5 Shift Operations...

Seite 84

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 90 of 982 REJ09B0023-0400 Table 2.31 DSP Operation Instructions Instruction Instruction Code Oper

Seite 85

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 91 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States DCDCF PSHA

Seite 86

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 92 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States DC PDMSB Sx,Dz

Seite 87

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 93 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States DC PNEG Sy

Seite 88

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 94 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States DC PDEC Sy,Dz

Seite 89

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 95 of 982 REJ09B0023-0400 Instruction Instruction Code Operation Execution States DC DCT PS

Seite 90

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 96 of 982 REJ09B0023-0400 Table 2.32 DC Bit Update Definitions CS [2:0] Condition Mode Description

Seite 91

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 97 of 982 REJ09B0023-0400 Conditional Operations and Data Transfer: Some instructions belonging

Seite 92

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 98 of 982 REJ09B0023-0400 Assignment of NOPX and NOPY Instruction Codes: When there is no data transf

Seite 93

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 99 of 982 REJ09B0023-0400 Section 3 DSP Operation 3.1 Data Operations of DSP Unit 3

Seite 94

Rev. 4.00 Sep. 14, 2005 Page xv of l 6.2 Register Descriptions...

Seite 95

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 100 of 982 REJ09B0023-0400 Table 3.1 Variation of ALU Fixed-Point Operations Mnemonic Fun

Seite 96

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 101 of 982 REJ09B0023-0400 IF12MOVXMOVXMOVXMOVX & PADDMOVX & PADDMOVX & PA

Seite 97

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 102 of 982 REJ09B0023-0400 Negative Value Mode: CS[2:0] = 001: The DC flag indicates the sa

Seite 98

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 103 of 982 REJ09B0023-0400 Signed Greater Than Mode: CS[2:0] = 100: The DC bit indicat

Seite 99

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 104 of 982 REJ09B0023-0400 3.1.2 ALU Integer Operations Figure 3.6 shows the ALU integer ar

Seite 100

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 105 of 982 REJ09B0023-0400 In ALU integer arithmetic operations, the lower word of the

Seite 101

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 106 of 982 REJ09B0023-0400 39 31 0Soruce 10DestinationALUDSRGT Z N VDC0Source 2Ignore

Seite 102

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 107 of 982 REJ09B0023-0400 5. Signed Greater Than Mode: CS[2:0] = 100 The DC bit is a

Seite 103

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 108 of 982 REJ09B0023-0400 Table 3.5 Variation of Fixed-Point Multiply Operation Mnemonic

Seite 104

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 109 of 982 REJ09B0023-0400 3.1.5 Shift Operations Shift operations can use either regi

Seite 105

Rev. 4.00 Sep. 14, 2005 Page xvi of l 9.1.1 TRAPA Exception Register (TRA) ...

Seite 106

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 110 of 982 REJ09B0023-0400 In this arithmetic shift operation, all bits of the source 1 and

Seite 107

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 111 of 982 REJ09B0023-0400 Overflow Protection: The S bit in SR is also effective for

Seite 108

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 112 of 982 REJ09B0023-0400 1. Carry or Borrow Mode: CS[2:0] = 000 The DC bit indicates the

Seite 109

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 113 of 982 REJ09B0023-0400 Every time a PDMSB operation is executed, the DC, N, Z, V,

Seite 110

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 114 of 982 REJ09B0023-0400 Table 3.8 Operation Definition of PDMSB Source Data Result for

Seite 111

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 115 of 982 REJ09B0023-0400 Table 3.9 Variation of PDMSB Operation Mnemonic Function

Seite 112

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 116 of 982 REJ09B0023-0400 0DestinationALUDSRClearedGT Z N VDCH'0000800039 31 0S

Seite 113

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 117 of 982 REJ09B0023-0400 3.1.8 Overflow Protection The S bit in SR is effective for

Seite 114

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 118 of 982 REJ09B0023-0400 3.1.9 Data Transfer Operation This LSI can execute a maximum of

Seite 115

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 119 of 982 REJ09B0023-0400 X pointer (R4, R5)0, +2, +R8XAB [15:1] YAB [15:1]XDB [15:0]

Seite 116

Rev. 4.00 Sep. 14, 2005 Page xvii of l 10.6.2 Timing to Clear an Interrupt Source ...

Seite 117

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 120 of 982 REJ09B0023-0400 Note: Data transfer by an LDS or STS instruction is possible si

Seite 118

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 121 of 982 REJ09B0023-0400 LAB [31:0]LDB [31:0]–4, 0, +4, +R8Pointer (R2, R3, R4, R5)A

Seite 119

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 122 of 982 REJ09B0023-0400 3.1.10 Local Data Move Instruction The DSP unit of this LSI pro

Seite 120

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 123 of 982 REJ09B0023-0400 3.1.11 Operand Conflict When an identical destination opera

Seite 121

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 124 of 982 REJ09B0023-0400 3.2 DSP Addressing 3.2.1 DSP Repeat Control This LSI prepares a

Seite 122

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 125 of 982 REJ09B0023-0400 #imm is 8 bits while RC is 12 bits. Therefore, to set more

Seite 123

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 126 of 982 REJ09B0023-0400 5. If a repeat loop has four or more instructions in it, any br

Seite 124

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 127 of 982 REJ09B0023-0400 In figure 3.18, exceptions generated by instructions marked

Seite 125

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 128 of 982 REJ09B0023-0400 Start(End):instr – 1instr0instr1instr2; A; B; C; A1. 1 repeated

Seite 126

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 129 of 982 REJ09B0023-0400 Based on this table, the actual repeat programming for vari

Seite 127

Rev. 4.00 Sep. 14, 2005 Page xviii of l 12.4.4 SDRAM Control Register (SDCR)...

Seite 128

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 130 of 982 REJ09B0023-0400 CASE 4: 4 or More Repeated Instructions LDRS RptStart;

Seite 129

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 131 of 982 REJ09B0023-0400 CASE 1: 1 Repeated Instruction REPEAT RptStart, RptStart,

Seite 130

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 132 of 982 REJ09B0023-0400 CASE 4: 4 or More Repeated Instructions REPEAT RptStart, RptEnd

Seite 131

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 133 of 982 REJ09B0023-0400 Table 3.18 Summary of DSP Data Transfer Instructions X a

Seite 132

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 134 of 982 REJ09B0023-0400 Three address operation types:1. Not update2. Add-index-regist

Seite 133

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 135 of 982 REJ09B0023-0400 ALUR8 [Is] R4 [As]R5 [As]R2 [As]R3 [As]–2/–4 (DEC)+2/+4 (IN

Seite 134

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 136 of 982 REJ09B0023-0400 MS and ME are set to specify the start and end addresses, and th

Seite 135

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 137 of 982 REJ09B0023-0400 An example is shown below. MS=H'7000; ME=H'7004;

Seite 136

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 138 of 982 REJ09B0023-0400 Addressing Instructions in Execution Stage: Address instructions

Seite 137

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 139 of 982 REJ09B0023-0400 /* The value to be added to the address register depends on

Seite 138

Rev. 4.00 Sep. 14, 2005 Page xix of l Section 14 U Memory...

Seite 139

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 140 of 982 REJ09B0023-0400 3115 10R4 [Ax]R5 [Ax]ABxXAB 16-bitX_MEMX R/WY_MEMY R/WYAB 16-bit

Seite 140

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 141 of 982 REJ09B0023-0400 Single-Data Transfer Instructions (MOVS.W and MOVS.L): This

Seite 141

Section 3 DSP Operation Rev. 4.00 Sep. 14, 2005 Page 142 of 982 REJ09B0023-0400 Control LAB=MAB; if ( Ms!=NLS && W/L is word access ) {

Seite 142

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 143 of 982 REJ09B0023-0400 Section 4 Clock Pulse Generator (CPG) This

Seite 143

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 144 of 982 REJ09B0023-0400 CKIOCKIO2PLL circuit 1(×1, 2, 3, 4)×1×1/2×1/3×1/4C

Seite 144

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 145 of 982 REJ09B0023-0400 The clock pulse generator blocks function as

Seite 145

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 146 of 982 REJ09B0023-0400 4.2 Input/Output Pins Table 4.1 lists the CPG pins

Seite 146

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 147 of 982 REJ09B0023-0400 Mode 2: The frequency of the signal received

Seite 147

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 148 of 982 REJ09B0023-0400 PLL frequency multiplier Selectable frequency rang

Seite 148

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 149 of 982 REJ09B0023-0400 4.4 Register Descriptions The CPG's cont

Seite 149

Rev. 4.00 Sep. 14, 2005 Page ii of l

Seite 150

Rev. 4.00 Sep. 14, 2005 Page xx of l 16.3.9 I2C Bus Shift Register (ICDRS)...

Seite 151

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 150 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 11, 10

Seite 152

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 151 of 982 REJ09B0023-0400 4.5 Changing the Frequency The frequency of

Seite 153

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 152 of 982 REJ09B0023-0400 4.6 Notes on Board Design Note on Using an Extern

Seite 154

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 153 of 982 REJ09B0023-0400 • A pair of Vss and Vcc for the input/output

Seite 155

Section 4 Clock Pulse Generator (CPG) Rev. 4.00 Sep. 14, 2005 Page 154 of 982 REJ09B0023-0400

Seite 156

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 155 of 982 REJ09B0023-0400 Section 5 Watchdog Timer (WDT) This LSI includes t

Seite 157

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 156 of 982 REJ09B0023-0400 Figure 5.1 shows a block diagram of the WDT. WTCSRStandby

Seite 158

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 157 of 982 REJ09B0023-0400 5.2.2 Watchdog Timer Control/Status Register (WTCSR

Seite 159

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 158 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 4 WOVF 0 R/

Seite 160

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 159 of 982 REJ09B0023-0400 5.2.3 Notes on Register Access The watchdog timer c

Seite 161

Rev. 4.00 Sep. 14, 2005 Page xxi of l 18.3.7 Timer General Register (TGR)...

Seite 162

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 160 of 982 REJ09B0023-0400 5. When the WDT count overflows, the CPG starts supplyin

Seite 163

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 161 of 982 REJ09B0023-0400 5.3.4 Using Interval Timer Mode When operating in i

Seite 164

Section 5 Watchdog Timer (WDT) Rev. 4.00 Sep. 14, 2005 Page 162 of 982 REJ09B0023-0400

Seite 165

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 163 of 982 REJ09B0023-0400 Section 6 Power-Down Modes In the low power-consumptio

Seite 166

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 164 of 982 REJ09B0023-0400 Table 6.1 States of Power-Down Modes State* Mode Transi

Seite 167

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 165 of 982 REJ09B0023-0400 • Manual-on reset 1. A low signal is input to the RESE

Seite 168

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 166 of 982 REJ09B0023-0400 6.2 Register Descriptions The following registers are used in

Seite 169

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 167 of 982 REJ09B0023-0400 6.2.2 Standby Control Register 2 (STBCR2) The standby c

Seite 170

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 168 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2 MSTP5 0 R/W

Seite 171

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 169 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 6  0 R/W Re

Seite 172

Rev. 4.00 Sep. 14, 2005 Page xxii of l 18.7.13 Buffer Operation Setting in Complementary PWM Mode ... 636 18.7.14 R

Seite 173

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 170 of 982 REJ09B0023-0400 6.2.4 Standby Control Register 4 (STBCR4) STBCR4 is a readab

Seite 174

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 171 of 982 REJ09B0023-0400 6.3 Operation 6.3.1 Sleep Mode 1. Transition to Sleep M

Seite 175

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 172 of 982 REJ09B0023-0400 6.3.2 Standby Mode 1. Transition to Standby Mode The LSI swi

Seite 176

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 173 of 982 REJ09B0023-0400 2. Canceling Standby Mode Standby mode is canceled by i

Seite 177

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 174 of 982 REJ09B0023-0400 6.3.3 Module Standby Function 1. Transition to Module Standb

Seite 178

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 175 of 982 REJ09B0023-0400 1. Manual Reset CKIOSTATUS1. In manual reset, STATUS =

Seite 179

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 176 of 982 REJ09B0023-0400 B Standby mode is canceled by a manual reset CKIOSTATUS1.2.3

Seite 180

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 177 of 982 REJ09B0023-0400 B Sleep standby mode is canceled by a manual reset CKIO

Seite 181

Section 6 Power-Down Modes Rev. 4.00 Sep. 14, 2005 Page 178 of 982 REJ09B0023-0400

Seite 182

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 179 of 982 REJ09B0023-0400 Section 7 Cache 7.1 Features The cache specifications are listed

Seite 183

Rev. 4.00 Sep. 14, 2005 Page xxiii of l 19.3.12 Line Status Register (SCLSR) ...

Seite 184

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 180 of 982 REJ09B0023-0400 7.1.1 Cache Structure The cache mixes data and instructions and uses a 4

Seite 185

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 181 of 982 REJ09B0023-0400 Data Array: Holds a 16-byte instruction or data. Entries are regist

Seite 186

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 182 of 982 REJ09B0023-0400 7.2 Register Descriptions The cache has the following registers. • Cach

Seite 187

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 183 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 0 CE 0 R/W Cache Enable

Seite 188

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 184 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Description 31 to 17  All 0 R Reserved

Seite 189

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 185 of 982 REJ09B0023-0400 Table 7.4 Way to be Replaced when a Cache Miss Occurs in PREF Inst

Seite 190

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 186 of 982 REJ09B0023-0400 Table 7.7 LRU and Way Replacement (when W2LOCK=0 and W3LOCK=1) LRU (Bit

Seite 191

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 187 of 982 REJ09B0023-0400 01255V U Tag addressLW0 LW1 LW2 LW3Address array(ways 0 to 3)Data a

Seite 192

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 188 of 982 REJ09B0023-0400 7.3.2 Read Access Read Hit: In a read access, instructions and data are

Seite 193

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 189 of 982 REJ09B0023-0400 7.3.5 Write-Back Buffer When the U bit of the entry to be replaced

Seite 194

Rev. 4.00 Sep. 14, 2005 Page xxiv of l 20.4.4 EP1 Bulk-OUT Transfer (Dual FIFOs) ...

Seite 195

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 190 of 982 REJ09B0023-0400 7.4 Memory-Mapped Cache To allow software management of the cache, cache

Seite 196

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 191 of 982 REJ09B0023-0400 Data Array Read: The data specified by L (bits 3 and 2) in the addr

Seite 197

Section 7 Cache Rev. 4.00 Sep. 14, 2005 Page 192 of 982 REJ09B0023-0400 7.4.3 Usage Examples Invalidating Specific Entries Specific cache entrie

Seite 198

Section 8 X/Y Memory Rev. 4.00 Sep. 14, 2005 Page 193 of 982 REJ09B0023-0400 Section 8 X/Y Memory This LSI has on-chip X-RAM and Y-RAM. I

Seite 199

Section 8 X/Y Memory Rev. 4.00 Sep. 14, 2005 Page 194 of 982 REJ09B0023-0400 8.2 X/Y Memory Access from CPU The X/Y memory can be accessed by t

Seite 200

Section 8 X/Y Memory Rev. 4.00 Sep. 14, 2005 Page 195 of 982 REJ09B0023-0400 8.4 X/Y Memory Access from DMAC The X/Y memory can be accesse

Seite 201

Section 8 X/Y Memory Rev. 4.00 Sep. 14, 2005 Page 196 of 982 REJ09B0023-0400

Seite 202

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 197 of 982 REJ09B0023-0400 Section 9 Exception Handling Exception handling is s

Seite 203

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 198 of 982 REJ09B0023-0400 9.1 Register Descriptions There are three registers for exc

Seite 204

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 199 of 982 REJ09B0023-0400 9.1.2 Exception Event Register (EXPEVT) EXPEVT is ass

Seite 205

Rev. 4.00 Sep. 14, 2005 Page xxv of l 21.3.6 Input Sampling and A/D Conversion Time ... 810

Seite 206

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 200 of 982 REJ09B0023-0400 9.2 Exception Handling Function 9.2.1 Exception Handling

Seite 207

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 201 of 982 REJ09B0023-0400 The above operations from 1 to 3 are executed in seque

Seite 208

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 202 of 982 REJ09B0023-0400 other than the CPU are not initialized, the contents of EXP

Seite 209

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 203 of 982 REJ09B0023-0400 If multiple general exceptions occur simultaneously in

Seite 210

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 204 of 982 REJ09B0023-0400 Table 9.1 Exception Event Vectors Exception Type Current I

Seite 211

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 205 of 982 REJ09B0023-0400 9.3 Individual Exception Operations This section descr

Seite 212

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 206 of 982 REJ09B0023-0400 Table 9.2 Type of Reset Internal state Type Condition to r

Seite 213

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 207 of 982 REJ09B0023-0400 Illegal general instruction exception: • Conditions 

Seite 214

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 208 of 982 REJ09B0023-0400 Unconditional trap: • Conditions TRAPA instruction execute

Seite 215

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 209 of 982 REJ09B0023-0400 DMA address error: • Conditions  Word data accessed

Seite 216

Rev. 4.00 Sep. 14, 2005 Page xxvi of l 23.4.2 Port D Data Register (PDDR)...

Seite 217

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 210 of 982 REJ09B0023-0400 9.4 Exception Processing While DSP Extension Function is V

Seite 218

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 211 of 982 REJ09B0023-0400 • Example 1: Repeat loop consisting of four instructi

Seite 219

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 212 of 982 REJ09B0023-0400 • Example 3: Repeat loop consisting of two instructions LD

Seite 220

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 213 of 982 REJ09B0023-0400 Table 9.4 SPC Value When a Re-Execution Type Exceptio

Seite 221

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 214 of 982 REJ09B0023-0400 An Exception Retained in Repeat Control Period: In the repe

Seite 222

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 215 of 982 REJ09B0023-0400 CPU Address Error in Repeat Control Period: If a CPU a

Seite 223

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 216 of 982 REJ09B0023-0400 9.5 Note on Initializing this LSI This LSI needs to be ini

Seite 224

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 217 of 982 REJ09B0023-0400 ;-----------------------------------------------------

Seite 225

Section 9 Exception Handling Rev. 4.00 Sep. 14, 2005 Page 218 of 982 REJ09B0023-0400 9.6 Usage Notes 1. An instruction assigned at a delay slot

Seite 226

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 219 of 982 REJ09B0023-0400 Section 10 Interrupt Controller (INTC) The

Seite 227

Rev. 4.00 Sep. 14, 2005 Page xxvii of l 25.3.12 H-UDI Related Pin Timing...

Seite 228

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 220 of 982 REJ09B0023-0400 Figure 10.1 shows a block diagram of the INTC. D

Seite 229

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 221 of 982 REJ09B0023-0400 10.2 Input/Output Pins Table 10.1 shows the

Seite 230

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 222 of 982 REJ09B0023-0400 • Interrupt mask register 6 (IMR6) • Interrupt

Seite 231

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 223 of 982 REJ09B0023-0400 10.3.1 Interrupt Priority Registers B to J (

Seite 232

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 224 of 982 REJ09B0023-0400 Table 10.2 Interrupt Sources and IPRB to IPRJ Re

Seite 233

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 225 of 982 REJ09B0023-0400 10.3.2 Interrupt Control Register 0 (ICR0) I

Seite 234

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 226 of 982 REJ09B0023-0400 10.3.3 Interrupt Control Register 1 (ICR1) ICR1 i

Seite 235

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 227 of 982 REJ09B0023-0400 10.3.4 Interrupt Control Register 3 (ICR3) I

Seite 236

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 228 of 982 REJ09B0023-0400 10.3.5 Interrupt Request Register 0 (IRR0) IRR0 i

Seite 237

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 229 of 982 REJ09B0023-0400 10.3.6 Interrupt Mask Registers 0 to 10 (IM

Seite 238

Rev. 4.00 Sep. 14, 2005 Page xxviii of l

Seite 239

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 230 of 982 REJ09B0023-0400 Table 10.3 Correspondence between Interrupt Sour

Seite 240

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 231 of 982 REJ09B0023-0400 10.3.7 Interrupt Mask Clear Registers 0 to

Seite 241

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 232 of 982 REJ09B0023-0400 Table 10.4 Correspondence between Interrupt Sour

Seite 242

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 233 of 982 REJ09B0023-0400 10.4 Interrupt Sources There are four types

Seite 243

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 234 of 982 REJ09B0023-0400 Edge input interrupt detection requires input of

Seite 244

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 235 of 982 REJ09B0023-0400 10.4.5 Interrupt Exception Handling and Prio

Seite 245

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 236 of 982 REJ09B0023-0400 Table 10.5 Interrupt Exception Handling Sources

Seite 246

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 237 of 982 REJ09B0023-0400 Interrupt Source Exception Code Interrup

Seite 247

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 238 of 982 REJ09B0023-0400 10.5 INTC Operation 10.5.1 Interrupt Sequence The

Seite 248

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 239 of 982 REJ09B0023-0400 I3 to I0: Interrupt mask bits in status reg

Seite 249

Rev. 4.00 Sep. 14, 2005 Page xxix of l Figures Section 1 Overview Figure 1.1 Block Diagram ...

Seite 250

Section 10 Interrupt Controller (INTC) Rev. 4.00 Sep. 14, 2005 Page 240 of 982 REJ09B0023-0400 10.5.2 Multiple Interrupts When handling multiple

Seite 251

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 241 of 982 REJ09B0023-0400 Section 11 User Break Controller (UBC) The

Seite 252

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 242 of 982 REJ09B0023-0400 Figure 11.1 shows a block diagram of the UBC. BBR

Seite 253

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 243 of 982 REJ09B0023-0400 11.2 Register Descriptions The user break co

Seite 254

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 244 of 982 REJ09B0023-0400 11.2.2 Break Address Mask Register A (BAMRA) BAMR

Seite 255

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 245 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5

Seite 256

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 246 of 982 REJ09B0023-0400 11.2.4 Break Address Register B (BARB) BARB is a

Seite 257

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 247 of 982 REJ09B0023-0400 11.2.5 Break Address Mask Register B (BAMRB)

Seite 258

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 248 of 982 REJ09B0023-0400 Table 11.2 Specifying Break Data Register Bus Se

Seite 259

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 249 of 982 REJ09B0023-0400 11.2.8 Break Bus Cycle Register B (BBRB) Bre

Seite 260

Rev. 4.00 Sep. 14, 2005 Page iii of l 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Techno

Seite 261

Rev. 4.00 Sep. 14, 2005 Page xxx of l Figure 3.14 Data Transfer Operation Flow...

Seite 262

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 250 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5 4 ID

Seite 263

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 251 of 982 REJ09B0023-0400 11.2.9 Break Control Register (BRCR) BRCR s

Seite 264

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 252 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 13 SC

Seite 265

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 253 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 6

Seite 266

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 254 of 982 REJ09B0023-0400 11.2.10 Execution Times Break Register (BETR) BE

Seite 267

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 255 of 982 REJ09B0023-0400 11.2.12 Branch Destination Register (BRDR)

Seite 268

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 256 of 982 REJ09B0023-0400 11.3 Operation 11.3.1 Flow of the User Break Ope

Seite 269

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 257 of 982 REJ09B0023-0400  If a logical address issued on the L bus

Seite 270

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 258 of 982 REJ09B0023-0400 4. When an instruction fetch cycle is set for ch

Seite 271

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 259 of 982 REJ09B0023-0400 word data in bits 31 to 16 in BDRB and BDMRB

Seite 272

Rev. 4.00 Sep. 14, 2005 Page xxxi of l Section 11 User Break Controller (UBC) Figure 11.1 Block Diagram of User Break Controller...

Seite 273

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 260 of 982 REJ09B0023-0400 11.3.5 Sequential Break 1. By setting the SEQ bi

Seite 274

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 261 of 982 REJ09B0023-0400 4. When data access (address + data) is spe

Seite 275

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 262 of 982 REJ09B0023-0400 11.3.8 Usage Examples Break Condition Specified f

Seite 276

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 263 of 982 REJ09B0023-0400 After an instruction with and address H&apos

Seite 277

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 264 of 982 REJ09B0023-0400 (Example 1-5) • Register specifications BARA = H

Seite 278

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 265 of 982 REJ09B0023-0400 Break Condition Specified for L Bus Data Acc

Seite 279

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 266 of 982 REJ09B0023-0400 Break Condition Specified for I Bus Data Access C

Seite 280

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 267 of 982 REJ09B0023-0400 4. When a user break and another exception

Seite 281

Section 11 User Break Controller (UBC) Rev. 4.00 Sep. 14, 2005 Page 268 of 982 REJ09B0023-0400

Seite 282

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 269 of 982 REJ09B0023-0400 Section 12 Bus State Controller (BSC) The b

Seite 283

Rev. 4.00 Sep. 14, 2005 Page xxxii of l Figure 12.28 Single Write Timing (Bank Active, Different Row Addresses in the Same Bank) ...

Seite 284

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 270 of 982 REJ09B0023-0400  Supports low-frequency and power-down modes. 

Seite 285

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 271 of 982 REJ09B0023-0400 BSC functional block diagram is shown in figu

Seite 286

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 272 of 982 REJ09B0023-0400 12.2 Input/Output Pins Table 12.1 shows pin config

Seite 287

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 273 of 982 REJ09B0023-0400 Name I/O Function WE0 Output Indicates that

Seite 288

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 274 of 982 REJ09B0023-0400 12.3.2 Shadow Area Areas 0, 2 to 4, 5A, 5B, 6A, an

Seite 289

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 275 of 982 REJ09B0023-0400 12.3.3 Address Map The external address space

Seite 290

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 276 of 982 REJ09B0023-0400 Table 12.3 Address Space Map 2 (CMNCR.MAP = 1) Ph

Seite 291

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 277 of 982 REJ09B0023-0400 12.3.4 Area 0 Memory Type and Memory Bus Wid

Seite 292

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 278 of 982 REJ09B0023-0400 • Refresh timer control/status register (RTCSR) •

Seite 293

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 279 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1

Seite 294

Rev. 4.00 Sep. 14, 2005 Page xxxiii of l Figure 13.8 Example of DMA Transfer Timing in Single Address Mode... 436

Seite 295

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 280 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5 DMAI

Seite 296

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 281 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 0

Seite 297

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 282 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 27 26

Seite 298

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 283 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2

Seite 299

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 284 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 14 13

Seite 300

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 285 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1

Seite 301

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 286 of 982 REJ09B0023-0400 12.4.3 CSn Space Wait Control Register (CSnWCR) (

Seite 302

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 287 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10

Seite 303

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 288 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1 0 HW

Seite 304

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 289 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1

Seite 305

Rev. 4.00 Sep. 14, 2005 Page xxxiv of l Figure 16.9 Slave Transmit Mode Operation Timing (1) ...

Seite 306

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 290 of 982 REJ09B0023-0400 • CS4WCR Bit Bit Name Initial Value R/W Descripti

Seite 307

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 291 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 12

Seite 308

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 292 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5 to 2

Seite 309

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 293 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 12

Seite 310

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 294 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5 to 2

Seite 311

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 295 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 20

Seite 312

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 296 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 12 11 S

Seite 313

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 297 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5

Seite 314

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 298 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10 9 8

Seite 315

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 299 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1

Seite 316

Rev. 4.00 Sep. 14, 2005 Page xxxv of l Figure 18.20 Example of PWM Mode Setting Procedure ...

Seite 317

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 300 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10 9 8

Seite 318

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 301 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1

Seite 319

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 302 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 17 16 B

Seite 320

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 303 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 6

Seite 321

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 304 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 17 16 B

Seite 322

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 305 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10

Seite 323

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 306 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1 0 HW1

Seite 324

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 307 of 982 REJ09B0023-0400 • CS3WCR Bit Bit Name Initial Value R/W Desc

Seite 325

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 308 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 9  0

Seite 326

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 309 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2

Seite 327

Rev. 4.00 Sep. 14, 2005 Page xxxvi of l Figure 18.53 Example of Output Phase Switching by Means of UF, VF, WF Bit Settings (2) ...

Seite 328

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 310 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 19 MPX

Seite 329

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 311 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 15

Seite 330

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 312 of 982 REJ09B0023-0400 Burst ROM (Clock Synchronous): • CS0WCR Bit Bit N

Seite 331

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 313 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10

Seite 332

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 314 of 982 REJ09B0023-0400 12.4.4 SDRAM Control Register (SDCR) SDCR specifi

Seite 333

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 315 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 13

Seite 334

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 316 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 9 PDOWN

Seite 335

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 317 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2

Seite 336

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 318 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 6  0

Seite 337

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 319 of 982 REJ09B0023-0400 12.4.6 Refresh Timer Counter (RTCNT) RTCNT is

Seite 338

Rev. 4.00 Sep. 14, 2005 Page xxxvii of l Figure 18.90 Error Occurrence in Normal Mode, Recovery in Reset-Synchronous PWM Mode...

Seite 339

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 320 of 982 REJ09B0023-0400 12.4.8 Reset Wait Counter (RWTCNT) RWTCNT is a 7-

Seite 340

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 321 of 982 REJ09B0023-0400 12.5 Operating Description 12.5.1 Endian/Acc

Seite 341

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 322 of 982 REJ09B0023-0400 Table 12.6 16-Bit External Device Access and Data

Seite 342

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 323 of 982 REJ09B0023-0400 Table 12.7 8-Bit External Device Access and

Seite 343

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 324 of 982 REJ09B0023-0400 12.5.2 Normal Space Interface Basic Timing: For ac

Seite 344

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 325 of 982 REJ09B0023-0400 It is necessary to output the data that has b

Seite 345

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 326 of 982 REJ09B0023-0400 CKIOA25 to A0RD/WRD15 to D0DACKnCSnT1 T2 T1 T

Seite 346

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 327 of 982 REJ09B0023-0400 ••••••••••••••••••••A16A0CSOEI/O7I/O0WE••••••

Seite 347

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 328 of 982 REJ09B0023-0400 A16A0CSOEI/O7I/O0WE••••••••••••••••A17A1CSnRDD15D8

Seite 348

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 329 of 982 REJ09B0023-0400 12.5.3 Access Wait Control Wait cycle insert

Seite 349

Rev. 4.00 Sep. 14, 2005 Page xxxviii of l Figure 18.117 Output-Level Detection Operation ...

Seite 350

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 330 of 982 REJ09B0023-0400 When the WM bit in CSnWCR is cleared to 0, the ext

Seite 351

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 331 of 982 REJ09B0023-0400 12.5.4 CSn Assert Period Expansion The numbe

Seite 352

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 332 of 982 REJ09B0023-0400 12.5.5 MPX-I/O Interface Access timing for the MPX

Seite 353

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 333 of 982 REJ09B0023-0400 T1CKIOA25 to A16CSnRD/WRRDD7 to D0 orD15 to D

Seite 354

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 334 of 982 REJ09B0023-0400 T1CKIOA25 to A16CS5BRD/WRRDD7 to D0 orD15 to D0 WE

Seite 355

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 335 of 982 REJ09B0023-0400 12.5.6 SDRAM Interface SDRAM Direct Connectio

Seite 356

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 336 of 982 REJ09B0023-0400 Figures 12.15 to 12.17 show examples of the connec

Seite 357

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 337 of 982 REJ09B0023-0400 A14A1CKECKIOCSnRASUCASURASLCASLRD/WRD15D0DQML

Seite 358

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 338 of 982 REJ09B0023-0400 A14A1CKECKIOCSnRASUCASURASLCASLRD/WRD15D16DQMLUDQM

Seite 359

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 339 of 982 REJ09B0023-0400 Address Multiplexing: An address multiplexing

Seite 360

Rev. 4.00 Sep. 14, 2005 Page xxxix of l Figure 20.16 EP2 PKTE Operation ...

Seite 361

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 340 of 982 REJ09B0023-0400 Table 12.8 Relationship between BSZ1, 0, A2/3ROW1

Seite 362

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 341 of 982 REJ09B0023-0400 Table 12.8 Relationship between BSZ1, 0, A2/

Seite 363

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 342 of 982 REJ09B0023-0400 Table 12.9 Relationship between BSZ1, 0, A2/3ROW1

Seite 364

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 343 of 982 REJ09B0023-0400 Table 12.9 Relationship between BSZ1, 0, A2/

Seite 365

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 344 of 982 REJ09B0023-0400 Table 12.10 Relationship between BSZ1, 0, A2/3ROW

Seite 366

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 345 of 982 REJ09B0023-0400 Table 12.11 Relationship between BSZ1, 0, A2

Seite 367

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 346 of 982 REJ09B0023-0400 Table 12.11 Relationship between BSZ1, 0, A2/3ROW

Seite 368

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 347 of 982 REJ09B0023-0400 Table 12.12 Relationship between BSZ1, 0, A2

Seite 369

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 348 of 982 REJ09B0023-0400 Table 12.12 Relationship between BSZ1, 0, A2/3ROW

Seite 370

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 349 of 982 REJ09B0023-0400 Table 12.13 Relationship between BSZ1, 0, A2

Seite 371

Rev. 4.00 Sep. 14, 2005 Page iv of l General Precautions on Handling of Product 1. Treatment of NC Pins Note: Do not connect anything to the NC p

Seite 372

Rev. 4.00 Sep. 14, 2005 Page xl of l Section 25 Electrical Characteristics Figure 25.1 Power-On Sequence ...

Seite 373

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 350 of 982 REJ09B0023-0400 Table 12.13 Relationship between BSZ1, 0, A2/3ROW

Seite 374

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 351 of 982 REJ09B0023-0400 Burst Read: A burst read occurs in the follow

Seite 375

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 352 of 982 REJ09B0023-0400 number of cycles from the Tc1 cycle where the READ

Seite 376

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 353 of 982 REJ09B0023-0400 Tc4(Tap)Tr Tc2 Tc3Tc1Td4TdeTd2 Td3Td1TrwTwCKI

Seite 377

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 354 of 982 REJ09B0023-0400 Single Read: A read access ends in one cycle when

Seite 378

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 355 of 982 REJ09B0023-0400 Burst Write: A burst write occurs in the foll

Seite 379

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 356 of 982 REJ09B0023-0400 Tc4 TapTr Tc2 Tc3Tc1 Trwl CKIOA25 to A0CSnRD/WRRA

Seite 380

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 357 of 982 REJ09B0023-0400 Single Write: A write access ends in one cycl

Seite 381

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 358 of 982 REJ09B0023-0400 Bank Active: The synchronous DRAM bank function is

Seite 382

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 359 of 982 REJ09B0023-0400 When bank active mode is set, if only accesse

Seite 383

Rev. 4.00 Sep. 14, 2005 Page xli of l Figure 25.27 Synchronous DRAM Single Write Bus Cycle (Auto Precharge, TRWL = 1 Cycle) ...

Seite 384

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 360 of 982 REJ09B0023-0400 Tc4Tc2 Tc3Tc1TnopTd4TdeTd2 Td3Td1CKIOA25 to A0CSnR

Seite 385

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 361 of 982 REJ09B0023-0400 Tc4TpwTp Tc2 Tc3Tc1Td4Td2 Td3Td1TdeTrCKIOA25

Seite 386

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 362 of 982 REJ09B0023-0400 Tr Tc1CKIOA25 to A0CSnRD/WRRASL, RASUDQMxxD31 to D

Seite 387

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 363 of 982 REJ09B0023-0400 TnopTc1CKIOA25 to A0CSnRD/WRRASL, RASUDQMxxD3

Seite 388

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 364 of 982 REJ09B0023-0400 TpwTpTc1TrCKIOA25 to A0CSnRD/WRRASL, RASUDQMxxD31

Seite 389

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 365 of 982 REJ09B0023-0400 1. Auto-refreshing Refreshing is performed at

Seite 390

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 366 of 982 REJ09B0023-0400 TpwTpTrr Trc TrcTrcHi-zCKIOA25 to A0CSnRD/WRRASL,

Seite 391

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 367 of 982 REJ09B0023-0400 Self-refresh timing is shown in figure 12.30.

Seite 392

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 368 of 982 REJ09B0023-0400 Relationship between Refresh Requests and Bus Cycl

Seite 393

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 369 of 982 REJ09B0023-0400 Tc1TrTd1 TdeTapTr Tc1TnopTrwlTap(High)CKIOCKE

Seite 394

Rev. 4.00 Sep. 14, 2005 Page xlii of l Figure 25.48 MTU Clock Input Timing ...

Seite 395

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 370 of 982 REJ09B0023-0400 TnopPower-downTr Tc1Td1 Tde TapPower-downCKIOCKEA2

Seite 396

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 371 of 982 REJ09B0023-0400 Power-On Sequence: In order to use synchronou

Seite 397

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 372 of 982 REJ09B0023-0400 • Setting for Area 3 Burst read/single write (bu

Seite 398

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 373 of 982 REJ09B0023-0400 TpwTpTrrTrc TrcTmwHi-ZTnopTrcTrrTrcREF REF MR

Seite 399

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 374 of 982 REJ09B0023-0400 Table 12.16 Output Addresses when EMRS Command Is

Seite 400

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 375 of 982 REJ09B0023-0400 • Deep power-down mode The low-power SDRAM s

Seite 401

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 376 of 982 REJ09B0023-0400 12.5.7 Burst ROM (Clock Asynchronous) Interface T

Seite 402

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 377 of 982 REJ09B0023-0400 CKIOA25 to A0RDD15 to D0DACKn*Note: * The wav

Seite 403

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 378 of 982 REJ09B0023-0400 CKIOA25 to A0CSnWEnRD/WRRDRDD31 to D0D31 to D0RD/W

Seite 404

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 379 of 982 REJ09B0023-0400 T1T2HighCKIOA25 to A0CSnWEnRD/WRRDRDD31 to D0

Seite 405

Rev. 4.00 Sep. 14, 2005 Page xliii of l Tables Section 1 Overview Table 1.1 Features...

Seite 406

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 380 of 982 REJ09B0023-0400 T2ThTh T1 TwHighCKIOA25 to A0CSnWEnRD/WRRDRDD31 to

Seite 407

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 381 of 982 REJ09B0023-0400 A15A0CSOEWEI/O15I/O0UBLB. . . . . .. . .A17A2

Seite 408

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 382 of 982 REJ09B0023-0400 12.5.9 Burst MPX-I/O Interface Figure 12.42 shows

Seite 409

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 383 of 982 REJ09B0023-0400 Tm1 Tmd1wTmd1ADNote: * The waveform for DACK

Seite 410

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 384 of 982 REJ09B0023-0400 Tm1 Tmd1w Tmd1wTmd1ADNote: * The waveform for DACK

Seite 411

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 385 of 982 REJ09B0023-0400 Tm1 Tmd1w Tmd1 Tmd2Tmd3Tmd4AD0D1D2D3Note: * T

Seite 412

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 386 of 982 REJ09B0023-0400 Note: * The waveform for DACKn is when active low

Seite 413

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 387 of 982 REJ09B0023-0400 The burst ROM interface performs burst operat

Seite 414

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 388 of 982 REJ09B0023-0400 6. Data output from an external device caused by

Seite 415

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 389 of 982 REJ09B0023-0400 Tables 12.18 to 12.22 lists the minimum numbe

Seite 416

Rev. 4.00 Sep. 14, 2005 Page xliv of l Table 2.31 DSP Operation Instructions ...

Seite 417

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 390 of 982 REJ09B0023-0400 Table 12.19 Minimum Number of Idle Cycles between

Seite 418

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 391 of 982 REJ09B0023-0400 Table 12.20 Minimum Number of Idle Cycles du

Seite 419

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 392 of 982 REJ09B0023-0400 (2) Transfer from the normal space interface to t

Seite 420

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 393 of 982 REJ09B0023-0400 Table 12.21 Minimum Number of Idle Cycles be

Seite 421

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 394 of 982 REJ09B0023-0400 BSC Register Setting CPU Access DMAC Access CS

Seite 422

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 395 of 982 REJ09B0023-0400 BSC Register Setting CPU Access DMAC Acce

Seite 423

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 396 of 982 REJ09B0023-0400 Table 12.22 Minimum Number of Idle Cycles between

Seite 424

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 397 of 982 REJ09B0023-0400 BSC Register Setting*2 CMNCR.DMAIW Setting C

Seite 425

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 398 of 982 REJ09B0023-0400 (2) Transfer from the SDRAM interface to the exte

Seite 426

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 399 of 982 REJ09B0023-0400 12.5.12 Bus Arbitration The bus arbitration o

Seite 427

Rev. 4.00 Sep. 14, 2005 Page xlv of l Table 7.8 LRU and Way Replacement (when W2LOCK = 1 and W3LOCK = 1)... 186 Section 8 X/Y Memory

Seite 428

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 400 of 982 REJ09B0023-0400 The sequence for reclaiming the bus mastership fro

Seite 429

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 401 of 982 REJ09B0023-0400 12.5.13 Others Reset: The bus state controlle

Seite 430

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 402 of 982 REJ09B0023-0400 If the CPU initiates read access for the cache, th

Seite 431

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 403 of 982 REJ09B0023-0400 DMA source and destination addresses exist in

Seite 432

Section 12 Bus State Controller (BSC) Rev. 4.00 Sep. 14, 2005 Page 404 of 982 REJ09B0023-0400

Seite 433

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 405 of 982 REJ09B0023-0400 Section 13 Direct Memory Access

Seite 434

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 406 of 982 REJ09B0023-0400 • Transfer request acknowledge and tr

Seite 435

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 407 of 982 REJ09B0023-0400 13.2 Input/Output Pins The extern

Seite 436

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 408 of 982 REJ09B0023-0400 13.3 Register Descriptions Register co

Seite 437

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 409 of 982 REJ09B0023-0400 13.3.1 DMA Source Address Regist

Seite 438

Rev. 4.00 Sep. 14, 2005 Page xlvi of l Table 12.10 Relationship between BSZ1, 0, A2/3ROW1, 0, and Address Multiplex Output (3)...

Seite 439

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 410 of 982 REJ09B0023-0400 13.3.4 DMA Channel Control Registers

Seite 440

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 411 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W De

Seite 441

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 412 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Descrip

Seite 442

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 413 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W De

Seite 443

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 414 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Descrip

Seite 444

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 415 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W De

Seite 445

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 416 of 982 REJ09B0023-0400 13.3.5 DMA Operation Register (DMAOR)

Seite 446

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 417 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W D

Seite 447

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 418 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Descrip

Seite 448

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 419 of 982 REJ09B0023-0400 If (PR1 and PR0) = (B'10) is

Seite 449

Rev. 4.00 Sep. 14, 2005 Page xlvii of l Section 14 U Memory Table 14.1 U Memory Specifications ...

Seite 450

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 420 of 982 REJ09B0023-0400 Table 13.2 Combination of the Round-R

Seite 451

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 421 of 982 REJ09B0023-0400 13.3.6 DMA Extension Resource Se

Seite 452

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 422 of 982 REJ09B0023-0400 • DMARS1 Bit Bit Name Initial Value R

Seite 453

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 423 of 982 REJ09B0023-0400 Transfer requests from the variou

Seite 454

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 424 of 982 REJ09B0023-0400 13.4 Operation When there is a DMA tra

Seite 455

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 425 of 982 REJ09B0023-0400 Figure 13.2 is a flowchart of thi

Seite 456

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 426 of 982 REJ09B0023-0400 13.4.2 DMA Transfer Requests DMA tran

Seite 457

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 427 of 982 REJ09B0023-0400 Table 13.5 Selecting External Re

Seite 458

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 428 of 982 REJ09B0023-0400 On-Chip Peripheral Module Request: In

Seite 459

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 429 of 982 REJ09B0023-0400 CHCR DMARS RS[3:0] MID RID D

Seite 460

Rev. 4.00 Sep. 14, 2005 Page xlviii of l Table 18.27 Output Level Select Function ...

Seite 461

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 430 of 982 REJ09B0023-0400 These are selected by the PR1 and the

Seite 462

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 431 of 982 REJ09B0023-0400 Figure 13.4 shows how the priorit

Seite 463

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 432 of 982 REJ09B0023-0400 13.4.4 DMA Transfer Types DMA transfe

Seite 464

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 433 of 982 REJ09B0023-0400 Address Modes: 1. Dual Address M

Seite 465

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 434 of 982 REJ09B0023-0400 Figure 13.6 shows an example of DMA tr

Seite 466

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 435 of 982 REJ09B0023-0400 DMACThis LSIDACKDREQExternal addr

Seite 467

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 436 of 982 REJ09B0023-0400 Figure 13.8 shows example of DMA trans

Seite 468

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 437 of 982 REJ09B0023-0400 Figure 13.9 shows an example of D

Seite 469

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 438 of 982 REJ09B0023-0400 DREQCPU CPUBus cycle CPU DMAC DMAC CPU

Seite 470

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 439 of 982 REJ09B0023-0400 Table 13.9 Relationship of Reque

Seite 471

Rev. 4.00 Sep. 14, 2005 Page xlix of l Table 21.4 A/D Conversion Time (Multi Mode and Scan Mode) ... 811 Ta

Seite 472

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 440 of 982 REJ09B0023-0400 Bus Mode and Channel Priority Order: W

Seite 473

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 441 of 982 REJ09B0023-0400 CKIO1st acceptance 2nd acceptance

Seite 474

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 442 of 982 REJ09B0023-0400 CKIOCPU CPU DMACCKIOCPU CPU DMACDMAC1s

Seite 475

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 443 of 982 REJ09B0023-0400 To execute a longword access to a

Seite 476

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 444 of 982 REJ09B0023-0400 13.4.6 Completion of DMA Transfer The

Seite 477

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 445 of 982 REJ09B0023-0400 • When an address error occurs d

Seite 478

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 446 of 982 REJ09B0023-0400 6. Note the followings when the DMA t

Seite 479

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 447 of 982 REJ09B0023-0400 • Idle cycles between read-read

Seite 480

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 448 of 982 REJ09B0023-0400 CPUDMAC writeNon-sensitive period1st a

Seite 481

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 449 of 982 REJ09B0023-0400 CPUCPUDMAC writeDMAC writeNon-sen

Seite 482

Rev. 4.00 Sep. 14, 2005 Page v of l Important Notice on the Quality Assurance for this LSI Although the wafer process and assembly process of this

Seite 483

Rev. 4.00 Sep. 14, 2005 Page l of l Appendix Table A.1 Pin States in Reset State, Power Down Mode, and Bus-Released States When Other Function

Seite 484

Section 13 Direct Memory Access Controller (DMAC) Rev. 4.00 Sep. 14, 2005 Page 450 of 982 REJ09B0023-0400

Seite 485

Section 14 U Memory Rev. 4.00 Sep. 14, 2005 Page 451 of 982 REJ09B0023-0400 Section 14 U Memory This LSI has on-chip U memory. It can be

Seite 486

Section 14 U Memory Rev. 4.00 Sep. 14, 2005 Page 452 of 982 REJ09B0023-0400 14.2 U Memory Access from CPU The U memory can be accessed by the C

Seite 487

Section 14 U Memory Rev. 4.00 Sep. 14, 2005 Page 453 of 982 REJ09B0023-0400 14.5 Usage Note When accessing the U memory by the CPU or the D

Seite 488

Section 14 U Memory Rev. 4.00 Sep. 14, 2005 Page 454 of 982 REJ09B0023-0400

Seite 489

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 455 of 982 REJ09B0023-0400 Section 15 User Debugging Interface (

Seite 490

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 456 of 982 REJ09B0023-0400 15.2 Input/Output Pins Table 15.1 shows the

Seite 491

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 457 of 982 REJ09B0023-0400 15.3 Register Descriptions The H-UDI ha

Seite 492

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 458 of 982 REJ09B0023-0400 Table 15.2 H-UDI Commands Bits 15 to 8 TI7

Seite 493

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 459 of 982 REJ09B0023-0400 Table 15.3 This LSI Pins and Boundary

Seite 494

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 1 of 982 REJ09B0023-0400 Section 1 Overview This LSI is a single-chip RISC microprocessor

Seite 495

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 460 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 424 D

Seite 496

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 461 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 36

Seite 497

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 462 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 296 CT

Seite 498

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 463 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 23

Seite 499

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 464 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 168 D

Seite 500

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 465 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O

Seite 501

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 466 of 982 REJ09B0023-0400 Bit Pin Name I/O Bit Pin Name I/O 40 D20/

Seite 502

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 467 of 982 REJ09B0023-0400 15.3.4 ID Register (SDID) The ID regis

Seite 503

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 468 of 982 REJ09B0023-0400 15.4 Operation 15.4.1 TAP Controller Figure

Seite 504

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 469 of 982 REJ09B0023-0400 15.4.2 Reset Configuration Table 15.4

Seite 505

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 2 of 828 REJ09B0023-0400 Items Specification DSP • Mixture of 16-bit and 32-bit instructions •

Seite 506

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 470 of 982 REJ09B0023-0400 TDO(when the H-UDI command is set)TCKTDO(whe

Seite 507

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 471 of 982 REJ09B0023-0400 15.5 Boundary Scan A command can be set

Seite 508

Section 15 User Debugging Interface (H-UDI) Rev. 4.00 Sep. 14, 2005 Page 472 of 982 REJ09B0023-0400 EXTEST: This instruction is provided to test

Seite 509

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 473 of 982 REJ09B0023-0400 Section 16 I2C Bus Interface 2 (IIC2) The I

Seite 510

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 474 of 982 REJ09B0023-0400 SCLICCR1Transfer clockgenerationcircuitAddresscomp

Seite 511

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 475 of 982 REJ09B0023-0400 VccQ* VccQ*SCL in SCL outSCLSDA in SDA outS

Seite 512

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 476 of 982 REJ09B0023-0400 16.3 Register Descriptions The I2C bus interface 2

Seite 513

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 477 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5

Seite 514

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 478 of 982 REJ09B0023-0400 Table 16.2 Transfer Rate Bit 3 Bit 2 Bit 1 Bit

Seite 515

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 479 of 982 REJ09B0023-0400 16.3.2 I2C Bus Control Register 2 (ICCR2) ICC

Seite 516

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 3 of 982 REJ09B0023-0400 Items Specification Cache memory • 16-kbyte cache, mixed instruct

Seite 517

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 480 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 4 SDAO

Seite 518

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 481 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 5,

Seite 519

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 482 of 982 REJ09B0023-0400 16.3.4 I2C Bus Interrupt Enable Register (ICIER) I

Seite 520

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 483 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 3

Seite 521

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 484 of 982 REJ09B0023-0400 16.3.5 I2C Bus Status Register (ICSR) ICSR is an 8

Seite 522

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 485 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 4

Seite 523

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 486 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1 AAS

Seite 524

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 487 of 982 REJ09B0023-0400 16.3.7 I2C Bus Transmit Data Register (ICDRT)

Seite 525

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 488 of 982 REJ09B0023-0400 16.4 Operation The I2C bus interface can communica

Seite 526

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 489 of 982 REJ09B0023-0400 [Legend] S: Start condition. The master dev

Seite 527

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 4 of 828 REJ09B0023-0400 Items Specification Bus state controller (BSC) • Physical address spac

Seite 528

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 490 of 982 REJ09B0023-0400 TDRESCL(Master output)SDA(Master output)SDA(Slave

Seite 529

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 491 of 982 REJ09B0023-0400 16.4.3 Master Receive Operation In master rec

Seite 530

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 492 of 982 REJ09B0023-0400 TDRETENDICDRSICDRR[1] Clear TDRE after clearing

Seite 531

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 493 of 982 REJ09B0023-0400 RDRFRCVDICDRSICDRRData n-1Data nData nData n-

Seite 532

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 494 of 982 REJ09B0023-0400 5. Clear TDRE. TDRETENDICDRSICDRR1A2134567899ATRS

Seite 533

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 495 of 982 REJ09B0023-0400 TDREData nTENDICDRSICDRR19 23456789TRSICDRTAS

Seite 534

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 496 of 982 REJ09B0023-0400 16.4.5 Slave Receive Operation In slave receive mo

Seite 535

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 497 of 982 REJ09B0023-0400 ICDRSICDRR12345678 99AARDRFSCL(Master output)

Seite 536

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 498 of 982 REJ09B0023-0400 Transmit Operation: In transmit mode, transmit dat

Seite 537

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 499 of 982 REJ09B0023-0400 Receive Operation: In receive mode, data is l

Seite 538

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 5 of 982 REJ09B0023-0400 Items Specification Advanced user debugger (AUD) • Six output pin

Seite 539

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 500 of 982 REJ09B0023-0400 12 781 7812SCLMSTTRSRDRFICDRSICDRRSDA(Input)Bit 0B

Seite 540

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 501 of 982 REJ09B0023-0400 16.4.7 Noise Filter The logic levels at the S

Seite 541

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 502 of 982 REJ09B0023-0400 16.4.8 Example of Use Flowcharts in respective mod

Seite 542

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 503 of 982 REJ09B0023-0400 NoYesRDRF=1 ?NoYesRDRF=1 ?Last receive- 1?Mat

Seite 543

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 504 of 982 REJ09B0023-0400 TDRE=1 ?YesYesNoSlave transmit modeClear AAS in IC

Seite 544

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 505 of 982 REJ09B0023-0400 NoYesRDRF=1 ?NoYesRDRF=1 ?Last receive - 1?Sl

Seite 545

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 506 of 982 REJ09B0023-0400 16.5 Interrupt Request There are six interrupt req

Seite 546

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 507 of 982 REJ09B0023-0400 16.6 Bit Synchronous Circuit In master mode,

Seite 547

Section 16 I2C Bus Interface 2 (IIC2) Rev. 4.00 Sep. 14, 2005 Page 508 of 982 REJ09B0023-0400 16.7 Usage Note Start (retransmission) and stop co

Seite 548

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 509 of 982 REJ09B0023-0400 Section 17 Compare Match Timer (CMT) This LS

Seite 549

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 6 of 828 REJ09B0023-0400 Items Specification Compare match timer (CMT) • 16-bit counter × 2 cha

Seite 550

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 510 of 982 REJ09B0023-0400 17.2 Register Descriptions The CMT has the followin

Seite 551

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 511 of 982 REJ09B0023-0400 17.2.2 Compare Match Timer Control/Status Reg

Seite 552

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 512 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Description 1 0 CKS1

Seite 553

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 513 of 982 REJ09B0023-0400 17.3 Operation 17.3.1 Interval Count Operation

Seite 554

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 514 of 982 REJ09B0023-0400 17.4 Compare Matches 17.4.1 Timing of Compare Matc

Seite 555

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 515 of 982 REJ09B0023-0400 17.4.3 Timing of Compare Match Flag Clearing

Seite 556

Section 17 Compare Match Timer (CMT) Rev. 4.00 Sep. 14, 2005 Page 516 of 982 REJ09B0023-0400

Seite 557

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 517 of 982 REJ09B0023-0400 Section 18 Multi-Function Timer

Seite 558

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 518 of 982 REJ09B0023-0400 Table 18.1 MTU Functions Item Channel

Seite 559

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 519 of 982 REJ09B0023-0400 Item Channel 0 Channel 1 Channe

Seite 560

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 7 of 982 REJ09B0023-0400 1.2 Block Diagram The block diagram of this LSI is shown in figure

Seite 561

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 520 of 982 REJ09B0023-0400 Internal data busA/D converter conversi

Seite 562

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 521 of 982 REJ09B0023-0400 18.2 Input/Output Pins Table 18.2

Seite 563

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 522 of 982 REJ09B0023-0400 18.3 Register Descriptions The MTU has

Seite 564

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 523 of 982 REJ09B0023-0400 • Timer I/O control register L_3

Seite 565

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 524 of 982 REJ09B0023-0400 18.3.1 Timer Control Register (TCR) Th

Seite 566

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 525 of 982 REJ09B0023-0400 Table 18.3 CCLR0 to CCLR2 (Channe

Seite 567

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 526 of 982 REJ09B0023-0400 Table 18.5 TPSC0 to TPSC2 (Channel 0)

Seite 568

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 527 of 982 REJ09B0023-0400 Table 18.7 TPSC0 to TPSC2 (Channe

Seite 569

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 528 of 982 REJ09B0023-0400 18.3.2 Timer Mode Register (TMDR) The

Seite 570

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 529 of 982 REJ09B0023-0400 Table 18.9 MD0 to MD3 Bit 3 MD3 B

Seite 571

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 8 of 828 REJ09B0023-0400 1.3 Pin Assignments The pin assignments of this LSI is shown in figure

Seite 572

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 530 of 982 REJ09B0023-0400 18.3.3 Timer I/O Control Register (TIO

Seite 573

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 531 of 982 REJ09B0023-0400 • TIORL_0, TIORL_3, TIORL_4 Bit B

Seite 574

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 532 of 982 REJ09B0023-0400 Table 18.10 TIORH_0 (Channel 0) D

Seite 575

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 533 of 982 REJ09B0023-0400 Table 18.11 TIORL_0 (Channel 0)

Seite 576

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 534 of 982 REJ09B0023-0400 Table 18.12 TIOR_1 (Channel 1) De

Seite 577

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 535 of 982 REJ09B0023-0400 Table 18.13 TIOR_2 (Channel 2)

Seite 578

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 536 of 982 REJ09B0023-0400 Table 18.14 TIORH_3 (Channel 3) D

Seite 579

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 537 of 982 REJ09B0023-0400 Table 18.15 TIORL_3 (Channel 3)

Seite 580

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 538 of 982 REJ09B0023-0400 Table 18.16 TIORH_4 (Channel 4) D

Seite 581

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 539 of 982 REJ09B0023-0400 Table 18.17 TIORL_4 (Channel 4)

Seite 582

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 9 of 982 REJ09B0023-0400 1.4 Pin functions Table 1.2 summarizes the pin functions. Table 1.

Seite 583

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 540 of 982 REJ09B0023-0400 Table 18.18 TIORH_0 (Channel 0) D

Seite 584

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 541 of 982 REJ09B0023-0400 Table 18.19 TIORL_0 (Channel 0)

Seite 585

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 542 of 982 REJ09B0023-0400 Table 18.20 TIOR_1 (Channel 1) De

Seite 586

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 543 of 982 REJ09B0023-0400 Table 18.21 TIOR_2 (Channel 2)

Seite 587

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 544 of 982 REJ09B0023-0400 Table 18.22 TIORH_3 (Channel 3) D

Seite 588

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 545 of 982 REJ09B0023-0400 Table 18.23 TIORL_3 (Channel 3)

Seite 589

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 546 of 982 REJ09B0023-0400 Table 18.24 TIORH_4 (Channel 4) D

Seite 590

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 547 of 982 REJ09B0023-0400 Table 18.25 TIORL_4 (Channel 4)

Seite 591

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 548 of 982 REJ09B0023-0400 18.3.4 Timer Interrupt Enable Register

Seite 592

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 549 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Des

Seite 593

Rev. 4.00 Sep. 14, 2005 Page vi of l Configuration of This Manual This manual comprises the following items: 1. General Precautions on Handling of

Seite 594

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 10 of 828 REJ09B0023-0400 No. (BGA256) Pin Name Description J1 DPLS/PTB[8] USB D+ input from

Seite 595

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 550 of 982 REJ09B0023-0400 18.3.5 Timer Status Register (TSR) The

Seite 596

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 551 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Des

Seite 597

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 552 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Descript

Seite 598

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 553 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Des

Seite 599

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 554 of 982 REJ09B0023-0400 18.3.8 Timer Start Register (TSTR) TST

Seite 600

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 555 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Des

Seite 601

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 556 of 982 REJ09B0023-0400 18.3.10 Timer Output Master Enable Reg

Seite 602

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 557 of 982 REJ09B0023-0400 18.3.11 Timer Output Control Regi

Seite 603

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 558 of 982 REJ09B0023-0400 Table 18.27 Output Level Select Functi

Seite 604

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 559 of 982 REJ09B0023-0400 18.3.12 Timer Gate Control Registe

Seite 605

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 11 of 982 REJ09B0023-0400 No. (BGA256) Pin Name Description W1 VccQ Power supply for I/O

Seite 606

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 560 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Descript

Seite 607

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 561 of 982 REJ09B0023-0400 18.3.13 Timer Subcounter (TCNTS) T

Seite 608

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 562 of 982 REJ09B0023-0400 18.3.17 Bus Master Interface The timer

Seite 609

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 563 of 982 REJ09B0023-0400 Example of Count Operation Setting

Seite 610

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 564 of 982 REJ09B0023-0400 TCNT valueH'FFFFH'0000CST bit

Seite 611

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 565 of 982 REJ09B0023-0400 Example of Setting Procedure for W

Seite 612

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 566 of 982 REJ09B0023-0400 Figure 18.8 shows an example of toggle

Seite 613

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 567 of 982 REJ09B0023-0400 Example of Input Capture Operation

Seite 614

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 568 of 982 REJ09B0023-0400 TCNT valueH'0180H'0000TIOCATG

Seite 615

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 569 of 982 REJ09B0023-0400 Example of Synchronous Operation S

Seite 616

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 12 of 828 REJ09B0023-0400 No. (BGA256) Pin Name Description W9 TIOC3C/PTE[5] Timer input outp

Seite 617

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 570 of 982 REJ09B0023-0400 Example of Synchronous Operation: Figur

Seite 618

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 571 of 982 REJ09B0023-0400 18.4.3 Buffer Operation Buffer ope

Seite 619

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 572 of 982 REJ09B0023-0400 • When TGR is an input capture registe

Seite 620

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 573 of 982 REJ09B0023-0400 Examples of Buffer Operation: • W

Seite 621

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 574 of 982 REJ09B0023-0400 TCNT valueH'09FBH'0000TGRCTim

Seite 622

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 575 of 982 REJ09B0023-0400 Example of Cascaded Operation Sett

Seite 623

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 576 of 982 REJ09B0023-0400 18.4.5 PWM Modes In PWM mode, PWM wavef

Seite 624

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 577 of 982 REJ09B0023-0400 The correspondence between PWM out

Seite 625

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 578 of 982 REJ09B0023-0400 Example of PWM Mode Setting Procedure:

Seite 626

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 579 of 982 REJ09B0023-0400 Figure 18.22 shows an example of P

Seite 627

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 13 of 982 REJ09B0023-0400 No. (BGA256) Pin Name Description Y18 VssQ Ground for I/O circ

Seite 628

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 580 of 982 REJ09B0023-0400 Figure 18.23 shows examples of PWM wave

Seite 629

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 581 of 982 REJ09B0023-0400 18.4.6 Phase Counting Mode In phas

Seite 630

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 582 of 982 REJ09B0023-0400 Example of Phase Counting Mode Setting

Seite 631

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 583 of 982 REJ09B0023-0400 Table 18.33 Up/Down-Count Conditi

Seite 632

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 584 of 982 REJ09B0023-0400 Table 18.34 Up/Down-Count Conditions i

Seite 633

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 585 of 982 REJ09B0023-0400 Table 18.35 Up/Down-Count Conditi

Seite 634

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 586 of 982 REJ09B0023-0400 Table 18.36 Up/Down-Count Conditions i

Seite 635

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 587 of 982 REJ09B0023-0400 TCNT_1TCNT_0Channel 1TGRA_1(speed

Seite 636

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 588 of 982 REJ09B0023-0400 18.4.7 Reset-Synchronized PWM Mode In

Seite 637

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 589 of 982 REJ09B0023-0400 Procedure for Selecting the Reset-

Seite 638

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 14 of 828 REJ09B0023-0400 No. (BGA256) Pin Name Description N20 RESETP Power−on Reset request

Seite 639

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 590 of 982 REJ09B0023-0400 Reset-Synchronized PWM Mode Operation:

Seite 640

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 591 of 982 REJ09B0023-0400 18.4.8 Complementary PWM Mode In

Seite 641

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 592 of 982 REJ09B0023-0400 Table 18.40 Register Settings for Comp

Seite 642

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 593 of 982 REJ09B0023-0400 TGRC_3TDDRTCNT_3TGRD_3 TGRD_4TGRC_

Seite 643

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 594 of 982 REJ09B0023-0400 Example of Complementary PWM Mode Setti

Seite 644

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 595 of 982 REJ09B0023-0400 Outline of Complementary PWM Mode

Seite 645

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 596 of 982 REJ09B0023-0400 Counter valueTGRA_3TCDRTDDRH'0000T

Seite 646

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 597 of 982 REJ09B0023-0400 with the counter. In this interval

Seite 647

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 598 of 982 REJ09B0023-0400 Initialization: In complementary PWM mo

Seite 648

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 599 of 982 REJ09B0023-0400 Dead Time Setting: In complementar

Seite 649

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 15 of 982 REJ09B0023-0400 No. (BGA256) Pin Name Description F19 DACK0/PTC[11] DMA reques

Seite 650

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 600 of 982 REJ09B0023-0400 Counter valueTGRC_3updateTGRA_3updateTG

Seite 651

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 601 of 982 REJ09B0023-0400 Data update timing: counter crest

Seite 652

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 602 of 982 REJ09B0023-0400 Initial Output in Complementary PWM Mod

Seite 653

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 603 of 982 REJ09B0023-0400 Timer output control register sett

Seite 654

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 604 of 982 REJ09B0023-0400 Complementary PWM Mode PWM Output Gener

Seite 655

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 605 of 982 REJ09B0023-0400 T2 periodT1 periodT1 periodabca&ap

Seite 656

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 606 of 982 REJ09B0023-0400 T2 periodT1 periodT1 periodTGRA_3TCDRTD

Seite 657

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 607 of 982 REJ09B0023-0400 abca' b'dT1 period T2 pe

Seite 658

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 608 of 982 REJ09B0023-0400 Complementary PWM Mode 0% and 100% Duty

Seite 659

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 609 of 982 REJ09B0023-0400 T2 periodT1 period T1 periodTGRA_3

Seite 660

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 16 of 828 REJ09B0023-0400 No. (BGA256) Pin Name Description A14 WE0/DQMLL D7 to D0 Select sig

Seite 661

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 610 of 982 REJ09B0023-0400 TGRA_3TCDRTDDRH'0000Positive phase

Seite 662

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 611 of 982 REJ09B0023-0400 Toggle Output Synchronized with PW

Seite 663

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 612 of 982 REJ09B0023-0400 Counter Clearing by another Channel: In

Seite 664

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 613 of 982 REJ09B0023-0400 Example of AC Synchronous Motor (B

Seite 665

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 614 of 982 REJ09B0023-0400 External input TIOC0A pinTIOC0B pinTIOC

Seite 666

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 615 of 982 REJ09B0023-0400 TGCR UF bitVF bitWF bitTIOC3B pinT

Seite 667

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 616 of 982 REJ09B0023-0400 Some registers in channels 3 and 4 conc

Seite 668

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 617 of 982 REJ09B0023-0400 Table 18.42 MTU Interrupts Chann

Seite 669

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 618 of 982 REJ09B0023-0400 Overflow Interrupt: An interrupt is req

Seite 670

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 619 of 982 REJ09B0023-0400 18.6 Operation Timing 18.6.1 Input

Seite 671

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 17 of 982 REJ09B0023-0400 No. (BGA256) Pin Name Description C6 A1 Address bus A4 A0/PTA[

Seite 672

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 620 of 982 REJ09B0023-0400 PφExternal clockTCNT input clockTCNTFal

Seite 673

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 621 of 982 REJ09B0023-0400 PφTCNT inputclockTCNTNN+1TGRCompar

Seite 674

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 622 of 982 REJ09B0023-0400 Timing for Counter Clearing by Compare

Seite 675

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 623 of 982 REJ09B0023-0400 Buffer Operation Timing: Figures 1

Seite 676

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 624 of 982 REJ09B0023-0400 18.6.2 Interrupt Signal Timing TGF Flag

Seite 677

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 625 of 982 REJ09B0023-0400 TCFV Flag/TCFU Flag Setting Timing

Seite 678

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 626 of 982 REJ09B0023-0400 Status Flag Clearing Timing: After a st

Seite 679

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 627 of 982 REJ09B0023-0400 18.7 Usage Notes 18.7.1 Module St

Seite 680

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 628 of 982 REJ09B0023-0400 18.7.3 Caution on Period Setting When

Seite 681

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 629 of 982 REJ09B0023-0400 18.7.5 Conflict between TCNT Writ

Seite 682

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 18 of 828 REJ09B0023-0400 Table 1.3 lists the pin functions. Table 1.3 Pin Functions Classifica

Seite 683

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 630 of 982 REJ09B0023-0400 18.7.6 Conflict between TGR Write and C

Seite 684

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 631 of 982 REJ09B0023-0400 Comparematch buffersignalComparema

Seite 685

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 632 of 982 REJ09B0023-0400 18.7.8 Conflict between TGR Read and In

Seite 686

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 633 of 982 REJ09B0023-0400 18.7.9 Conflict between TGR Write

Seite 687

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 634 of 982 REJ09B0023-0400 18.7.10 Conflict between Buffer Regist

Seite 688

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 635 of 982 REJ09B0023-0400 T1 T2H'FFFE H'FFFF N N +

Seite 689

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 636 of 982 REJ09B0023-0400 18.7.12 Counter Value during Complemen

Seite 690

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 637 of 982 REJ09B0023-0400 buffer register for TGRA_3. At the

Seite 691

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 638 of 982 REJ09B0023-0400 18.7.15 Overflow Flags in Reset Sync P

Seite 692

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 639 of 982 REJ09B0023-0400 Counter clearsignalTCNTTCNT inputc

Seite 693

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 19 of 982 REJ09B0023-0400 Classification Symbol I/O Name Function CKIO O System clock S

Seite 694

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 640 of 982 REJ09B0023-0400 18.7.18 Cautions on Transition from No

Seite 695

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 641 of 982 REJ09B0023-0400 18.8 MTU Output Pin Initializatio

Seite 696

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 642 of 982 REJ09B0023-0400 18.8.3 Operation in Case of Re-Setting

Seite 697

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 643 of 982 REJ09B0023-0400 18.8.4 Overview of Initialization

Seite 698

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 644 of 982 REJ09B0023-0400 (1) Operation when Error Occurs during

Seite 699

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 645 of 982 REJ09B0023-0400 (2) Operation when Error Occurs d

Seite 700

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 646 of 982 REJ09B0023-0400 (3) Operation when Error Occurs during

Seite 701

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 647 of 982 REJ09B0023-0400 (4) Operation when Error Occurs d

Seite 702

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 648 of 982 REJ09B0023-0400 (5) Operation when Error Occurs during

Seite 703

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 649 of 982 REJ09B0023-0400 (6) Operation when Error Occurs d

Seite 704

Rev. 4.00 Sep. 14, 2005 Page vii of l

Seite 705

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 20 of 828 REJ09B0023-0400 Classification Symbol I/O Name Function Bus control RD/WR O Read/wr

Seite 706

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 650 of 982 REJ09B0023-0400 (7) Operation when Error Occurs during

Seite 707

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 651 of 982 REJ09B0023-0400 (8) Operation when Error Occurs d

Seite 708

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 652 of 982 REJ09B0023-0400 (9) Operation when Error Occurs during

Seite 709

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 653 of 982 REJ09B0023-0400 (10) Operation when Error Occurs

Seite 710

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 654 of 982 REJ09B0023-0400 (11) Operation when Error Occurs durin

Seite 711

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 655 of 982 REJ09B0023-0400 (12) Operation when Error Occurs

Seite 712

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 656 of 982 REJ09B0023-0400 (13) Operation when Error Occurs durin

Seite 713

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 657 of 982 REJ09B0023-0400 (14) Operation when Error Occurs

Seite 714

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 658 of 982 REJ09B0023-0400 (15) Operation when Error Occurs durin

Seite 715

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 659 of 982 REJ09B0023-0400 (16) Operation when Error Occurs

Seite 716

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 21 of 982 REJ09B0023-0400 Classification Symbol I/O Name Function DREQ0, DREQ1 I DMA-trans

Seite 717

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 660 of 982 REJ09B0023-0400 (17) Operation when Error Occurs durin

Seite 718

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 661 of 982 REJ09B0023-0400 (18) Operation when Error Occurs

Seite 719

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 662 of 982 REJ09B0023-0400 (19) Operation when Error Occurs durin

Seite 720

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 663 of 982 REJ09B0023-0400 (20) Operation when Error Occurs

Seite 721

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 664 of 982 REJ09B0023-0400 (21) Operation when Error Occurs durin

Seite 722

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 665 of 982 REJ09B0023-0400 (22) Operation when Error Occurs

Seite 723

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 666 of 982 REJ09B0023-0400 (23) Operation when Error Occurs durin

Seite 724

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 667 of 982 REJ09B0023-0400 (24) Operation when Error Occurs

Seite 725

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 668 of 982 REJ09B0023-0400 (25) Operation when Error Occurs durin

Seite 726

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 669 of 982 REJ09B0023-0400 (26) Operation when Error Occurs

Seite 727

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 22 of 828 REJ09B0023-0400 Classification Symbol I/O Name Function TCLKA TCLKB TCLKC TCLKD I Cl

Seite 728

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 670 of 982 REJ09B0023-0400 (27) Operation when Error Occurs durin

Seite 729

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 671 of 982 REJ09B0023-0400 (28) Operation when Error Occurs

Seite 730

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 672 of 982 REJ09B0023-0400 (29) Operation when Error Occurs durin

Seite 731

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 673 of 982 REJ09B0023-0400 18.9 Port Output Enable (POE) The

Seite 732

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 674 of 982 REJ09B0023-0400 The POE has input-level detection circu

Seite 733

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 675 of 982 REJ09B0023-0400 18.9.2 Pin Configuration Table 18.

Seite 734

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 676 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Descript

Seite 735

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 677 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Des

Seite 736

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 678 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Descript

Seite 737

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 679 of 982 REJ09B0023-0400 Output Level Control/Status Regist

Seite 738

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 23 of 982 REJ09B0023-0400 Classification Symbol I/O Name Function XVDATA I Data input I

Seite 739

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 680 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/W Descript

Seite 740

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 681 of 982 REJ09B0023-0400 18.9.4 Operation Input Level Detec

Seite 741

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 682 of 982 REJ09B0023-0400 2. Low-Level Detection Figure 18.116 sh

Seite 742

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 683 of 982 REJ09B0023-0400 Release from High-Impedance State:

Seite 743

Section 18 Multi-Function Timer Pulse Unit (MTU) Rev. 4.00 Sep. 14, 2005 Page 684 of 982 REJ09B0023-0400

Seite 744

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 685 of 982 REJ09B0023-0400 Section 19 Serial Comm

Seite 745

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 686 of 982 REJ09B0023-0400 • Internal or external trans

Seite 746

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 687 of 982 REJ09B0023-0400 Module data busSCFRDR(16

Seite 747

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 688 of 982 REJ09B0023-0400 19.2 Pin Configuration The SC

Seite 748

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 689 of 982 REJ09B0023-0400 19.3 Register Descriptio

Seite 749

Section 1 Overview Rev. 4.00 Sep. 14, 2005 Page 24 of 828 REJ09B0023-0400 Classification Symbol I/O Name Function PTA14 to PTA0 I/O General pur

Seite 750

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 690 of 982 REJ09B0023-0400 19.3.1 Receive Shift Register

Seite 751

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 691 of 982 REJ09B0023-0400 19.3.4 Transmit FIFO Da

Seite 752

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 692 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 753

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 693 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 754

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 694 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 755

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 695 of 982 REJ09B0023-0400 19.3.6 Serial Control R

Seite 756

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 696 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 757

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 697 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 758

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 698 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 759

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 699 of 982 REJ09B0023-0400 19.3.7 Serial Status Re

Seite 760

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 25 of 982 REJ09B0023-0400 Section 2 CPU 2.1 Registers This LSI has the same registers as the S

Seite 761

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 700 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 762

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 701 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 763

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 702 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 764

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 703 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 765

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 704 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 766

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 705 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 767

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 706 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 768

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 707 of 982 REJ09B0023-0400 19.3.8 Bit Rate Registe

Seite 769

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 708 of 982 REJ09B0023-0400 Table 19.3 lists examples of

Seite 770

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 709 of 982 REJ09B0023-0400 Pφ (MHz) 10 12 12.28

Seite 771

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 26 of 982 REJ09B0023-0400 The system registers are accessed by the LDS/STS instructions (the PC is so

Seite 772

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 710 of 982 REJ09B0023-0400 Pφ (MHz) 24.576 28.7 30

Seite 773

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 711 of 982 REJ09B0023-0400 Table 19.4 Bit Rates an

Seite 774

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 712 of 982 REJ09B0023-0400 Table 19.5 indicates the maxi

Seite 775

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 713 of 982 REJ09B0023-0400 Table 19.6 Maximum Bit

Seite 776

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 714 of 982 REJ09B0023-0400 19.3.9 FIFO Control Register

Seite 777

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 715 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 778

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 716 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 779

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 717 of 982 REJ09B0023-0400 19.3.10 FIFO Data Count

Seite 780

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 718 of 982 REJ09B0023-0400 Bit Bit Name Initial value R/

Seite 781

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 719 of 982 REJ09B0023-0400 Bit Bit Name Initial val

Seite 782

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 27 of 982 REJ09B0023-0400 31R0_BANK1*1, *2R1_BANK1*2R2_BANK1*2R3_BANK1*2R4_BANK1*2R5_BANK1*2R6_B

Seite 783

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 720 of 982 REJ09B0023-0400 19.3.12 Line Status Register

Seite 784

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 721 of 982 REJ09B0023-0400 19.4 Operation 19.4.1 Ov

Seite 785

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 722 of 982 REJ09B0023-0400 Table 19.8 SCSMR Settings an

Seite 786

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 723 of 982 REJ09B0023-0400 19.4.2 Operation in Asy

Seite 787

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 724 of 982 REJ09B0023-0400 Transmit/Receive Formats: Tab

Seite 788

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 725 of 982 REJ09B0023-0400 Transmitting and Receivi

Seite 789

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 726 of 982 REJ09B0023-0400 Figure 19.3 shows a sample fl

Seite 790

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 727 of 982 REJ09B0023-0400 • Transmitting Serial D

Seite 791

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 728 of 982 REJ09B0023-0400 In serial transmission, the S

Seite 792

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 729 of 982 REJ09B0023-0400 Figure 19.5 shows an exa

Seite 793

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 28 of 982 REJ09B0023-0400 39A0GA1G32 31A0A1M0M1X0X1Y0Y1DSRMSMEMOD0(c) DSP mode register configuration

Seite 794

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 730 of 982 REJ09B0023-0400 • Receiving Serial Data (Asy

Seite 795

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 731 of 982 REJ09B0023-0400 Error handlingReceive er

Seite 796

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 732 of 982 REJ09B0023-0400 In serial reception, the SCIF

Seite 797

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 733 of 982 REJ09B0023-0400 10 D0 D1 D7 0/1 1 0 D0 D

Seite 798

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 734 of 982 REJ09B0023-0400 Figure 19.11 shows the genera

Seite 799

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 735 of 982 REJ09B0023-0400 Figure 19.12 shows a sam

Seite 800

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 736 of 982 REJ09B0023-0400 • Transmitting Serial Data (

Seite 801

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 737 of 982 REJ09B0023-0400 In serial transmission,

Seite 802

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 738 of 982 REJ09B0023-0400 • Receiving Serial Data (Syn

Seite 803

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 739 of 982 REJ09B0023-0400 Error handlingClear ORER

Seite 804

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 29 of 982 REJ09B0023-0400 2.1.1 General Registers There are sixteen 32-bit general registers (Rn

Seite 805

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 740 of 982 REJ09B0023-0400 In serial reception, the SCIF

Seite 806

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 741 of 982 REJ09B0023-0400 • Transmitting and Rece

Seite 807

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 742 of 982 REJ09B0023-0400 19.5 SCIF Interrupts and DMA

Seite 808

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 743 of 982 REJ09B0023-0400 Table 19.11 SCIF Interr

Seite 809

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 744 of 982 REJ09B0023-0400 The number of receive data by

Seite 810

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 745 of 982 REJ09B0023-0400 0 1 2 3 4 5 6 7 8 9 10 1

Seite 811

Section 19 Serial Communication Interface with FIFO (SCIF) Rev. 4.00 Sep. 14, 2005 Page 746 of 982 REJ09B0023-0400 6. When Using the DMAC  Us

Seite 812

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 747 of 982 REJ09B0023-0400 Section 20 USB Function Module 20.1 Features • In

Seite 813

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 748 of 982 REJ09B0023-0400 • Power mode: Self-powered, bus-powered 20.1.1 Block Di

Seite 814

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 749 of 982 REJ09B0023-0400 In on-chip transceiver bypass mode (the XVEROFF bit

Seite 815

Rev. 4.00 Sep. 14, 2005 Page viii of l Preface The SH7641 RISC (Reduced Instruction Set Computer) microcomputer includes a Renesas Technology origi

Seite 816

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 30 of 982 REJ09B0023-0400 On the other hand, registers R2 to R9 are also used for DSP data address ca

Seite 817

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 750 of 982 REJ09B0023-0400 20.3.1 USB Interrupt Flag Register 0 (USBIFR0) Together

Seite 818

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 751 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2 EP0oTS

Seite 819

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 752 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2 EP3TR 0 R

Seite 820

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 753 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1 CFGV 0

Seite 821

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 754 of 982 REJ09B0023-0400 20.3.5 USB Interrupt Select Register 1 (USBISR1) USBISR1

Seite 822

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 755 of 982 REJ09B0023-0400 20.3.7 USB Interrupt Enable Register 1 (USBIER1) US

Seite 823

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 756 of 982 REJ09B0023-0400 20.3.9 USBEP0i Data Register (USBEPDR0i) USBEPDR0i is an

Seite 824

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 757 of 982 REJ09B0023-0400 20.3.11 USBEP0s Data Register (USBEPDR0s) USBEPDR0s

Seite 825

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 758 of 982 REJ09B0023-0400 20.3.13 USBEP2 Data Register (USBEPDR2) USBEPDR2 is a 12

Seite 826

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 759 of 982 REJ09B0023-0400 20.3.16 USBEP1 Receive Data Size Register (USBEPSZ1)

Seite 827

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 31 of 982 REJ09B0023-0400 Ay1: .REG (R7) Iy: .REG (R9) As0: .REG (R4) ; This is optional, if an

Seite 828

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 760 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2 EP0sRDFN 0

Seite 829

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 761 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 4 EP2DE

Seite 830

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 762 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 0 EP0iCLR 0 W

Seite 831

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 763 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 0 EP1DMA

Seite 832

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 764 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 2 EP2STL 0 R/

Seite 833

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 765 of 982 REJ09B0023-0400 20.3.23 USB Bus Power Control Register (USBCTRL) Th

Seite 834

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 766 of 982 REJ09B0023-0400 20.4 Operation 20.4.1 Cable Connection Cable disconnected

Seite 835

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 767 of 982 REJ09B0023-0400 Also, in applications that require connection detect

Seite 836

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 768 of 982 REJ09B0023-0400 20.4.3 Control Transfer Control transfer consists of thre

Seite 837

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 769 of 982 REJ09B0023-0400 Setup Stage: USB functionApplicationSETUP token rece

Seite 838

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 32 of 982 REJ09B0023-0400 and end addresses of a loop (the contents of the RS and RE registers are sl

Seite 839

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 770 of 982 REJ09B0023-0400 Data Stage (Control-IN): The application first analyzes c

Seite 840

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 771 of 982 REJ09B0023-0400 Data Stage (Control-OUT): The application first anal

Seite 841

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 772 of 982 REJ09B0023-0400 Status Stage (Control-IN): The control-IN status stage st

Seite 842

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 773 of 982 REJ09B0023-0400 Status Stage (Control-OUT): The control-OUT status s

Seite 843

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 774 of 982 REJ09B0023-0400 20.4.4 EP1 Bulk-OUT Transfer (Dual FIFOs) EP1 has two 64

Seite 844

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 775 of 982 REJ09B0023-0400 USB functionApplicationOUT token receptionData recep

Seite 845

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 776 of 982 REJ09B0023-0400 20.4.5 EP2 Bulk-IN Transfer (Dual FIFOs) EP2 has two 64-

Seite 846

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 777 of 982 REJ09B0023-0400 USB functionApplicationIN token receptionData transm

Seite 847

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 778 of 982 REJ09B0023-0400 20.4.6 EP3 Interrupt-IN Transfer USB functionApplication

Seite 848

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 779 of 982 REJ09B0023-0400 20.5 Processing of USB Standard Commands and Class/

Seite 849

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 33 of 982 REJ09B0023-0400 310 1 RC 0-0DSPDMY DMX M Q I3 I2 I1 I0RF1 RF0STRB BL28 27 16 15 13 12

Seite 850

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 780 of 982 REJ09B0023-0400 20.6 Stall Operations This section describes stall operat

Seite 851

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 781 of 982 REJ09B0023-0400 (1) Transition from normal operation to stall (1-1

Seite 852

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 782 of 982 REJ09B0023-0400 20.6.2 Automatic Stall by USB Function Module When a sta

Seite 853

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 783 of 982 REJ09B0023-0400 (1) Transition from normal operation to stall (1-1

Seite 854

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 784 of 982 REJ09B0023-0400 20.7 DMA Transfer This module allows DMAC transfer for en

Seite 855

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 785 of 982 REJ09B0023-0400 20.7.2 DMA Transfer for Endpoint 2 When the transmi

Seite 856

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 786 of 982 REJ09B0023-0400 20.8 Example of USB External Circuitry USB Transceiver:

Seite 857

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 787 of 982 REJ09B0023-0400 USB moduleGeneral output port, etc.IC that allows vo

Seite 858

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 788 of 982 REJ09B0023-0400 This LSIUSB moduleGeneral output port, etc.IC that allows

Seite 859

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 789 of 982 REJ09B0023-0400 20.9 USB Bus Power Control Method 20.9.1 USB Bus P

Seite 860

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 34 of 982 REJ09B0023-0400 SSR31 0Saved status register (SSR)SPC31 0Saved program counter (SPC)GBR31 0

Seite 861

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 790 of 982 REJ09B0023-0400 This LSIIRQ1IRQ1_SUSPENDUSBCTRL/SUSPENDUSBIFR2/SUSPSUSBIF

Seite 862

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 791 of 982 REJ09B0023-0400 Normal routine USIHP interrupt routinePower On Reset

Seite 863

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 792 of 982 REJ09B0023-0400 Normal routineIRQ1 interrupt routineNormal stateClear IRR

Seite 864

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 793 of 982 REJ09B0023-0400 Normal routineIRQ0 interrupt routineIRQ1interrupt ro

Seite 865

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 794 of 982 REJ09B0023-0400 20.10 Notes on Usage 20.10.1 Receiving Setup Data Note t

Seite 866

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 795 of 982 REJ09B0023-0400 20.10.4 Assigning Interrupt Source for EP0 Interrup

Seite 867

Section 20 USB Function Module Rev. 4.00 Sep. 14, 2005 Page 796 of 982 REJ09B0023-0400 TR interrupt routineTR interrupt routineCPUUSBClear TR fl

Seite 868

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 797 of 982 REJ09B0023-0400 Section 21 A/D Converter This LSI includes a 10-bit succ

Seite 869

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 798 of 982 REJ09B0023-0400 21.1.1 Block Diagram Figure 21.1 shows a block diagram of the A

Seite 870

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 799 of 982 REJ09B0023-0400 21.1.2 Input Pins Table 21.1 summarizes the A/D converter&

Seite 871

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 35 of 982 REJ09B0023-0400 2.1.3 System Registers This LSI has four system registers, MACL, MACH,

Seite 872

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 800 of 982 REJ09B0023-0400 21.1.3 Register Configuration The A/D converter's register

Seite 873

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 801 of 982 REJ09B0023-0400 Table 21.2 Analog Input Channels and A/D Data Registers A

Seite 874

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 802 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 14 ADIE 0 R/W A/

Seite 875

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 803 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 10 to 8  All

Seite 876

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 804 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 1 0 CH1 CH0 0 0 R/W

Seite 877

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 805 of 982 REJ09B0023-0400 21.3 Operation The A/D converter operates by successive ap

Seite 878

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 806 of 982 REJ09B0023-0400 Channel 0 (AN0)operatingADIEADSTADFChannel 1 (AN1)operatingChan

Seite 879

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 807 of 982 REJ09B0023-0400 Typical operations when three channels in A/D0 (AN0 to AN2

Seite 880

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 808 of 982 REJ09B0023-0400 21.3.3 Scan Mode Scan mode is useful for monitoring analog inpu

Seite 881

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 809 of 982 REJ09B0023-0400 ADSTADFChannel 0 (AN0)operatingChannel 1 (AN1)operatingCha

Seite 882

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 36 of 982 REJ09B0023-0400 When data is read into the upper 16 bits of a register (bits 31 to 16), the

Seite 883

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 810 of 982 REJ09B0023-0400 21.3.5 A/D Converter Activation by MTU The A/D converter can b

Seite 884

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 811 of 982 REJ09B0023-0400 PφWritesignalADF ADCSR write cycleInput samplingtimingtD :

Seite 885

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 812 of 982 REJ09B0023-0400 21.4 Interrupt and DMAC Transfer Request The A/D converter gen

Seite 886

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 813 of 982 REJ09B0023-0400 21.5 Definitions of A/D Conversion Accuracy The A/D conve

Seite 887

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 814 of 982 REJ09B0023-0400 0FS111110101100011010001000Analog inputvoltage(3) Quantization

Seite 888

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 815 of 982 REJ09B0023-0400 21.6 Usage Notes When using the A/D converter, note the fo

Seite 889

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 816 of 982 REJ09B0023-0400 21.6.4 Influences on Absolute Precision Adding capacitance res

Seite 890

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 817 of 982 REJ09B0023-0400 0.01 µF10 µFAVCCAN0 to AN7AVSSThis LSI*11.100 Ω0.1 µFNote:

Seite 891

Section 21 A/D Converter Rev. 4.00 Sep. 14, 2005 Page 818 of 982 REJ09B0023-0400

Seite 892

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 819 of 982 REJ09B0023-0400 Section 22 Pin Function Controller (PFC)

Seite 893

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 37 of 982 REJ09B0023-0400 Table 2.2 Destination Register in DSP Instructions Guard Bits Re

Seite 894

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 820 of 982 REJ09B0023-0400 Port Port Function (Related Module) Other Fun

Seite 895

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 821 of 982 REJ09B0023-0400 Port Port Function (Related Module) Othe

Seite 896

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 822 of 982 REJ09B0023-0400 Port Port Function (Related Module) Other Fun

Seite 897

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 823 of 982 REJ09B0023-0400 Port Port Function (Related Module) Othe

Seite 898

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 824 of 982 REJ09B0023-0400 22.1.1 Port A Control Register (PACR) PACR is

Seite 899

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 825 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 900

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 826 of 982 REJ09B0023-0400 22.1.2 Port B Control Register (PBCR) PBCR is

Seite 901

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 827 of 982 REJ09B0023-0400 22.1.3 Port C Control Register (PCCR) PCC

Seite 902

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 828 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 7 6

Seite 903

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 829 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 904

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 38 of 982 REJ09B0023-0400 Table 2.3 Source Register in DSP Operations Guard Bits Register Bits

Seite 905

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 830 of 982 REJ09B0023-0400 22.1.5 Port E Control Register (PECR) PECR is

Seite 906

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 831 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 907

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 832 of 982 REJ09B0023-0400 22.1.6 Port E I/O Register (PEIOR) PEIOR is a

Seite 908

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 833 of 982 REJ09B0023-0400 22.1.7 Port E MTU R/W Enable Register (PE

Seite 909

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 834 of 982 REJ09B0023-0400 22.1.8 Port F Control Register (PFCR) PFCR is

Seite 910

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 835 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 911

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 836 of 982 REJ09B0023-0400 22.1.9 Port G Control Register (PGCR) PGCR is

Seite 912

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 837 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 913

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 838 of 982 REJ09B0023-0400 22.1.10 Port H Control Register (PHCR) PHCR is

Seite 914

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 839 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description

Seite 915

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 39 of 982 REJ09B0023-0400 313239A0A0GA1GA1M0M1X0X1Y0Y101234567DCCS [2:0]VNZGT8310(a) DSP Data R

Seite 916

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 840 of 982 REJ09B0023-0400 Bit Bit Name Initial Value R/W Description 13 1

Seite 917

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 841 of 982 REJ09B0023-0400 22.2 I/O Buffer Internal Block Diagram 22

Seite 918

Section 22 Pin Function Controller (PFC) Rev. 4.00 Sep. 14, 2005 Page 842 of 982 REJ09B0023-0400 SDA input dataSCL input dataSDA output dataSCL

Seite 919

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 843 of 982 REJ09B0023-0400 Section 23 I/O Ports This LSI has nine 16-bit ports (ports A

Seite 920

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 844 of 982 REJ09B0023-0400 23.1.2 Port A Data Register (PADR) PADR is a 15-bit readable/writa

Seite 921

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 845 of 982 REJ09B0023-0400 Table 23.1 Port A Data Register (PADR) Read/Write Operations

Seite 922

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 846 of 982 REJ09B0023-0400 23.2.2 Port B Data Register (PBDR) PBDR is a 9-bit readable/writab

Seite 923

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 847 of 982 REJ09B0023-0400 23.3 Port C Port C is a 16-bit input/output port with the pin

Seite 924

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 848 of 982 REJ09B0023-0400 23.3.2 Port C Data Register (PCDR) PCDR is a 16-bit readable/writa

Seite 925

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 849 of 982 REJ09B0023-0400 Table 23.3 Port C Data Register (PCDR) Read/Write Operations

Seite 926

Rev. 4.00 Sep. 14, 2005 Page ix of l Rules: Register name: The following notation is used for cases when the same or a similar function, e.g. ser

Seite 927

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 40 of 982 REJ09B0023-0400 The DSP unit has one control register, the DSP status register (DSR). DSR h

Seite 928

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 850 of 982 REJ09B0023-0400 23.4.1 Register Description Port D has the following register. • P

Seite 929

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 851 of 982 REJ09B0023-0400 Table 23.4 Port D Data Register (PDDR) Read/Write Operations

Seite 930

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 852 of 982 REJ09B0023-0400 23.5.1 Register Description Port E has the following register. • P

Seite 931

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 853 of 982 REJ09B0023-0400 Table 23.5 Port E Data Register (PEDR) Read/Write Operations

Seite 932

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 854 of 982 REJ09B0023-0400 23.6.1 Register Description Port F has the following register. • P

Seite 933

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 855 of 982 REJ09B0023-0400 Table 23.6 Port F Data Register (PFDR) Read/Write Operations

Seite 934

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 856 of 982 REJ09B0023-0400 23.7 Port G Port G comprises a 6-bit input/output port and an 8-bit

Seite 935

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 857 of 982 REJ09B0023-0400 23.7.2 Port G Data Register (PGDR) PGDR a register that inclu

Seite 936

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 858 of 982 REJ09B0023-0400 Table 23.8 Port G Data Register (PGDR) Read/Write Operations (PG13

Seite 937

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 859 of 982 REJ09B0023-0400 23.7.3 Port G Internal Block Diagram Pins PTG7 to PTG0 are mu

Seite 938

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 41 of 982 REJ09B0023-0400 Table 2.4 DSR Register Bits Bits Name (Abbreviation) Function 31 to

Seite 939

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 860 of 982 REJ09B0023-0400 23.8 Port H Port H comprises a 15-bit input/output port with the pi

Seite 940

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 861 of 982 REJ09B0023-0400 23.8.2 Port H Data Register (PHDR) PHDR is a 15-bit readable/

Seite 941

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 862 of 982 REJ09B0023-0400 Table 23.11 Port H Data Register (PHDR) Read/Write Operations PHnM

Seite 942

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 863 of 982 REJ09B0023-0400 23.9.2 Port J Data Register (PJDR) PJDR is a 13-bit readable/

Seite 943

Section 23 I/O Ports Rev. 4.00 Sep. 14, 2005 Page 864 of 982 REJ09B0023-0400

Seite 944

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 865 of 982 REJ09B0023-0400 Section 24 List of Registers This section gives info

Seite 945

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 866 of 982 REJ09B0023-0400 24.1 Register Addresses (by functional module, in order of

Seite 946

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 867 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module

Seite 947

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 868 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module Acce

Seite 948

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 869 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module

Seite 949

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 42 of 982 REJ09B0023-0400 DSR is assigned as a system register and the following load/store instructi

Seite 950

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 870 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module Acce

Seite 951

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 871 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module

Seite 952

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 872 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module Acce

Seite 953

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 873 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module

Seite 954

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 874 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module Acce

Seite 955

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 875 of 982 REJ09B0023-0400 Register Name Abbreviation Bit No. Address Module

Seite 956

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 876 of 982 REJ09B0023-0400 24.2 Register Bits Register addresses and bit names of the

Seite 957

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 877 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 958

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 878 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 959

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 879 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 960

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 43 of 982 REJ09B0023-0400 39S31 30 0–28 to +28 – 2–3139S32 31 0–223 to +223 – 139SS31 30 16 1516

Seite 961

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 880 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 962

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 881 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 963

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 882 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 964

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 883 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 965

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 884 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 966

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 885 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 967

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 886 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 968

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 887 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 969

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 888 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 970

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 889 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 971

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 44 of 982 REJ09B0023-0400 2.2.3 Memory Data Formats Memory data formats are classified into byte, wo

Seite 972

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 890 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 973

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 891 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 974

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 892 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 975

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 893 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 976

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 894 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7Bit 30/22/14/6 Bit 29/2

Seite 977

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 895 of 982 REJ09B0023-0400 Register Abbreviation Bit 31/23/15/7 Bit 30/22/14/6 Bi

Seite 978

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 896 of 982 REJ09B0023-0400 24.3 Register States in Each Operating Mode Register Abbre

Seite 979

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 897 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset So

Seite 980

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 898 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset Softwar

Seite 981

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 899 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset So

Seite 982

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 45 of 982 REJ09B0023-0400 Table 2.5 Word Data Sign Extension This LSI's CPU Description

Seite 983

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 900 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset Softwar

Seite 984

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 901 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset So

Seite 985

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 902 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset Softwar

Seite 986

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 903 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset So

Seite 987

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 904 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset Softwar

Seite 988

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 905 of 982 REJ09B0023-0400 Register Abbreviation Power-On Reset Manual Reset So

Seite 989

Section 24 List of Registers Rev. 4.00 Sep. 14, 2005 Page 906 of 982 REJ09B0023-0400

Seite 990

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 907 of 982 REJ09B0023-0400 Section 25 Electrical Characteristics The s

Seite 991

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 908 of 982 REJ09B0023-0400 25.1.1 Power-On Sequence Supply the power so that

Seite 992

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 909 of 982 REJ09B0023-0400 Table 25.2 Recommended Values for Power-On/O

Seite 993

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 46 of 982 REJ09B0023-0400 Table 2.7 T Bit This LSI's CPU Description Example of Other CPU CMP

Seite 994

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 910 of 982 REJ09B0023-0400 25.2 DC Characteristics Tables 25.3 and 25.4 list

Seite 995

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 911 of 982 REJ09B0023-0400 Table 25.3 DC Characteristics (2) [Except fo

Seite 996

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 912 of 982 REJ09B0023-0400 Item Symbol Min. Typ. Max. Unit Test Conditions

Seite 997

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 913 of 982 REJ09B0023-0400 Table 25.3 DC Characteristics (3) [I2C-Relat

Seite 998

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 914 of 982 REJ09B0023-0400 Table 25.3 DC Characteristics (5) [USB Transceive

Seite 999

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 915 of 982 REJ09B0023-0400 25.3 AC Characteristics Signals input to this

Seite 1000

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 916 of 982 REJ09B0023-0400 25.3.1 Clock Timing Table 25.6 Clock Timing Condi

Seite 1001

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 917 of 982 REJ09B0023-0400 tEXHtEXFtEXRtEXLtEXcycVIHVIHVIH1/2 VCC1/2 VCC

Seite 1002

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 918 of 982 REJ09B0023-0400 VCC mintRESP/MWtRESP/MStOSC1VCCRESETPRESETMCKIO,In

Seite 1003

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 919 of 982 REJ09B0023-0400 CKIO,Internal clockOscillation settling timeS

Seite 1004

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 47 of 982 REJ09B0023-0400 Table 2.9 Absolute Address Referencing Type This LSI's CPU Exa

Seite 1005

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 920 of 982 REJ09B0023-0400 25.3.2 Control Signal Timing Table 25.7 Control

Seite 1006

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 921 of 982 REJ09B0023-0400 CKIOtRESPS/MStRESPS/MSRESETPRESETMtRESPW/MW F

Seite 1007

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 922 of 982 REJ09B0023-0400 CKIO(HIZCNT = 1)BREQBACKA25 to A0, D31 to D0RD, RD

Seite 1008

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 923 of 982 REJ09B0023-0400 25.3.3 AC Bus Timing Table 25.8 Bus Timing

Seite 1009

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 924 of 982 REJ09B0023-0400 Bφ = 50 MHz* Item Symbol Min. Max. Unit Figure

Seite 1010

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 925 of 982 REJ09B0023-0400 25.3.4 Basic Timing T1tAD1tAStCSD1T2tAD1tRWD1

Seite 1011

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 926 of 982 REJ09B0023-0400 T1tAD1tAStCSD1TwT2tAD1tRWD1tRWD1tCSD1tRSDtRSDtAHtR

Seite 1012

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 927 of 982 REJ09B0023-0400 T1tAD1tAStCSD1TwX T2tAD1tRWD1tRWD1tCSD1tRSDtR

Seite 1013

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 928 of 982 REJ09B0023-0400 T1tAD1tAStCSD1TwX T2tAD1tRWD1tRWD1tCSD1tRSDtRSDtAH

Seite 1014

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 929 of 982 REJ09B0023-0400 tAD1tAD1T1tRWD1tRSDtWED1tWED1tWED1tRDS1tRDS1t

Seite 1015

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 48 of 982 REJ09B0023-0400 2.4 Instruction Formats 2.4.1 CPU Instruction Addressing Modes The followi

Seite 1016

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 930 of 982 REJ09B0023-0400 Ta1Ta2Ta3T1TwTw T 2tAD1tCSD1tAD1tRWD1tRWD1tCSD1tRS

Seite 1017

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 931 of 982 REJ09B0023-0400 Tm1tAD1tCSD1Tmd1wTmd1tAD1tRWD1tFMDtWDD1tFMDtF

Seite 1018

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 932 of 982 REJ09B0023-0400 25.3.5 Bus Cycle of Byte-Selection SRAM ThtAD1tRS

Seite 1019

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 933 of 982 REJ09B0023-0400 ThtAD1tRSDtRSDtRDS1tCSD1T1 Twx T2TftRWD1tWDD1

Seite 1020

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 934 of 982 REJ09B0023-0400 25.3.6 Burst ROM Read Cycle T1tAD1tRSDtRDS3tRSDtC

Seite 1021

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 935 of 982 REJ09B0023-0400 25.3.7 Synchronous DRAM Timing Tc1Tr Tcw Td1

Seite 1022

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 936 of 982 REJ09B0023-0400 TrwTr Tc1 Tcw Td1 Tde TaptAD1tAD1tCSD1tAD1tRWD1tRW

Seite 1023

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 937 of 982 REJ09B0023-0400 TC1 TC2Td1 Td2 Td3 Td4Tr Tc3 Tc4 TdetAD1tAD1t

Seite 1024

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 938 of 982 REJ09B0023-0400 Tc1 Tc2Td1 Td2 Td3 Td4Tr Trw Tc3 Tc4 TdetAD1tAD1tC

Seite 1025

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 939 of 982 REJ09B0023-0400 Trw lTr Tc1tAD1tCSD1tAD1tAD1tRWD1tRWD1tRWD1tC

Seite 1026

Section 2 CPU Rev. 4.00 Sep. 14, 2005 Page 49 of 982 REJ09B0023-0400 Addressing Mode Instruction Format Effective Address Calculation Meth

Seite 1027

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 940 of 982 REJ09B0023-0400 Trw T c1 Tr wl Tr TrwtAD1tCSD1tAD1tAD1tRWD1tRWD1tR

Seite 1028

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 941 of 982 REJ09B0023-0400 Tc2 Tc3 Tc4 TrwlTr Tc1tAD1tCSD1tAD1tAD1tAD1tA

Seite 1029

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 942 of 982 REJ09B0023-0400 Tc2 Tc3 Tc4 TrwlTr Tc1Tr wtAD1tCSD1tAD1tAD1tAD1tAD

Seite 1030

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 943 of 982 REJ09B0023-0400 Tc3 Tc4 TdeTr Tc2Td1 Td2 Td3 Td4Tc1tCSD1tAD1t

Seite 1031

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 944 of 982 REJ09B0023-0400 Tc2 Tc4 TdeTc1 Tc3Td1 Td2 Td3 Td4 tCSD1tAD1tAD1tAD

Seite 1032

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 945 of 982 REJ09B0023-0400 Tc3 Tc4 TdeTc2Td1 Td2 Td3 Td4Tc1TrTrwTptCSD1t

Seite 1033

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 946 of 982 REJ09B0023-0400 CKIOA25 to A0CSnRD/WRA12/A11*1D31 to D0RASU/LCASU/

Seite 1034

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 947 of 982 REJ09B0023-0400 Tc2 Tc3 Tc4Tnop Tc1tAD1tCSD1tAD1tAD1tAD1tAD1t

Seite 1035

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 948 of 982 REJ09B0023-0400 Tc2 Tc3 Tc4TrTpwTp Tc1tAD1tCSD1tAD1tAD1tAD1tRWD1tR

Seite 1036

Section 25 Electrical Characteristics Rev. 4.00 Sep. 14, 2005 Page 949 of 982 REJ09B0023-0400 Trc TrcTrrTpwTp TrctCSD1tAD1tAD1tRWD1tRWD1tRW

Verwandte Modelle: HD6417641

Kommentare zu diesen Handbüchern

Keine Kommentare